# PIC18F2331/2431/4331/4431 Data Sheet 28/40/44-Pin Enhanced Flash Microcontrollers with nanoWatt Technology, High Performance PWM and A/D ### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - · Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. ### **Trademarks** The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, MPLAB, PIC, PICmicro, PICSTART, PRO MATE and PowerSmart are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, microID, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartShunt and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPIC, Select Mode, SmartSensor, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2003, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003 . The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELoO® code hopping devices, Serial EEPROMs, microperipherals, non-volatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## 28/40/44-Pin Enhanced Flash Microcontrollers with nanoWatt Technology, High Performance PWM and A/D ### 14-bit Power Control PWM Module: - Up to 4 channels with complementary outputs - · Edge- or center-aligned operation - · Flexible dead-band generator - Hardware fault protection inputs - Simultaneous update of duty cycle and period: - Flexible special event trigger output ### **Motion Feedback Module:** - Three independent input capture channels: - Flexible operating modes for period and pulse width measurement - Special Hall Sensor interface module - Special event trigger output to other modules - · Quadrature Encoder Interface: - 2 phase inputs and one index input from encoder - High and low position tracking with direction status and change of direction interrupt - Velocity measurement ### High-Speed, 200 Ksps 10-bit A/D Converter: - · Up to 9 channels - · Simultaneous two-channel sampling - Sequential sampling: 1, 2 or 4 selected channels - · Auto-conversion capability - · 4-word FIFO with selectable interrupt frequency - Selectable external conversion triggers - Programmable acquisition time ### Flexible Oscillator Structure: - · Four crystal modes up to 40 MHz - · Two external clock modes up to 40 MHz - Internal oscillator block: - 8 user selectable frequencies: 31 kHz to 8 MHz - OSCTUNE can compensate for frequency drift - Secondary oscillator using Timer1 @ 32 kHz - · Fail-Safe Clock Monitor: - Allows for safe shutdown of device if clock fails ### **Power-Managed Modes:** - Run CPU on, peripherals on - Idle CPU off, peripherals on - Sleep CPU off, peripherals off - Idle mode currents down to 5.8 μA typical - Sleep current down to 0.1 μA typical - Timer1 oscillator, 1.8 μA typical, 32 kHz, 2V - Watchdog Timer (WDT), 2.1 μA typical - Two-Speed oscillator start-up ### **Peripheral Highlights:** - High current sink/source 25 mA/25 mA - Three external interrupts - Two Capture/Compare/PWM (CCP) modules: - Capture is 16-bit, max, resolution 6.25 ns (Tcy/16) - Compare is 16-bit, max. resolution 100 ns (TcY) - PWM output: PWM resolution is 1 to 10 bits - Enhanced USART module: - Supports RS-485, RS-232 and LIN 1.2 - Auto-Wake-up on Start bit - Auto-Baud detect - RS-232 operation using internal oscillator block (no external crystal required) ### **Special Microcontroller Features:** - 100,000 erase/write cycle enhanced Flash program memory typical - 1,000,000 erase/write cycle data EEPROM memory typical - Flash/data EEPROM retention: 100 years - Self-programmable under software control - · Priority levels for interrupts - 8 X 8 Single-cycle Hardware Multiplier - Extended Watchdog Timer (WDT): - Programmable period from 41 ms to 131s - Single-supply In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via two pins - In-Circuit Debug (ICD) via two pins - Drives PWM outputs safely when debugging | | Prog | ram Memory | m Memory Data Memory | | | | | 5 | SP | | ıre | 4414 | | |------------|------------------|-------------------------------|----------------------|-------------------|-----|-----------------------|-----|-----|----------------------------|--------|----------------------|-----------------------|--------------------| | Device | Flash<br>(bytes) | # Single-Word<br>Instructions | SRAM<br>(bytes) | EEPROM<br>(bytes) | I/O | 10-bit<br>A/D<br>(ch) | ССР | SPI | Slave<br>I <sup>2</sup> C™ | EUSART | Quadratur<br>Encoder | 14-bit<br>PWM<br>(ch) | Timers<br>8/16-bit | | PIC18F2331 | 8192 | 4096 | 768 | 256 | 24 | 5 | 2 | Υ | Υ | Y | Υ | 6 | 1/3 | | PIC18F2431 | 16384 | 8192 | 768 | 256 | 24 | 5 | 2 | Υ | Υ | Υ | Υ | 6 | 1/3 | | PIC18F4331 | 8192 | 4096 | 768 | 256 | 36 | 9 | 2 | Υ | Υ | Υ | Υ | 8 | 1/3 | | PIC18F4431 | 16384 | 8192 | 768 | 256 | 36 | 9 | 2 | Υ | Υ | Y | Υ | 8 | 1/3 | ### Pin Diagrams ### **Pin Diagrams (Continued)** © 2003 Microchip Technology Inc. Preliminary DS39616B-page 3 ### Pin Diagrams (Continued) ### **Table of Contents** | 1.0 | Device Overview | 7 | |------|---------------------------------------------------------------------------|-----| | 2.0 | Oscillator Configurations | 21 | | 3.0 | Power-Managed Modes | 31 | | 4.0 | Reset | 45 | | 5.0 | Memory Organization | 57 | | 6.6 | Flash Program Memory | 75 | | 7.0 | Data EEPROM Memory | 85 | | 3.0 | 8 X 8 Hardware Multiplier | 89 | | 9.0 | Interrupts | 91 | | 10.0 | I/O Ports | 107 | | 11.0 | Timer0 Module | 133 | | 12.0 | Timer1 Module | 137 | | 13.0 | Timer2 Module | 143 | | 14.0 | Timer5 Module | 145 | | 15.0 | Capture/Compare/PWM (CCP) Modules | 151 | | | Motion Feedback Module | | | | Power Control PWM Module | | | 18.0 | Synchronous Serial Port (SSP) Module | 211 | | | Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) | | | 20.0 | 10-bit High-Speed Analog-to-Digital Converter (A/D) Module | 243 | | 21.0 | Low-Voltage Detect | 261 | | 22.0 | Special Features of the CPU | 267 | | 23.0 | Instruction Set Summary | 287 | | 24.0 | Development Support | 331 | | 25.0 | Electrical Characteristics | 337 | | | Preliminary DC and AC Characteristics Graphs and Tables | | | 27.0 | Packaging Information | 373 | | Арре | endix A: Revision History | 379 | | Арре | endix B: Device Differences | 379 | | Арре | endix C: Conversion Considerations | 380 | | Арре | endix D: Migration from Baseline to Enhanced Devices | 380 | | Арре | endix E: Migration from Mid-range to Enhanced Devices | 381 | | | endix F: Migration from High-end to Enhanced Devices | | | NDE | EX | 383 | | | ine Support | | | | ems Information and Upgrade Hot Line | | | Read | der Response | 392 | | PIC1 | 8F2331/2431/4331/4431 Product Identification System | 393 | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. ### Most Current Data Sheet To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). ### Errata An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Customer Notification System** Register on our Web site at www.microchip.com/cn to receive the most current information on all of our products. ### 1.0 DEVICE OVERVIEW This document contains device specific information for the following devices: - PIC18F2331 - PIC18F4331 - PIC18F2431 - PIC18F4431 This family offers the advantages of all PIC18 micro-controllers – namely, high computational performance at an economical price, with the addition of high endurance enhanced Flash program memory and a high-speed 10-bit A/D converter. On top of these features, the PIC18F2331/2431/4331/4431 family introduces design enhancements that make these microcontrollers a logical choice for many high performance, power control and motor control applications. These special peripherals include: - 14-bit resolution Power Control PWM Module (PCPWM) with programmable dead time insertion - Motion Feedback Module (MFM), including a 3-channel Input Capture (IC) Module and Quadrature Encoder Interface (QEI) - High-speed 10-bit A/D Converter (HSADC) The PCPWM can generate up to eight complementary PWM outputs with dead-band time insertion. Overdrive current is detected by <u>off-chip analog comparators</u> or the digital fault inputs (FLTA, FLTB). The MFM Quadrature Encoder Interface provides precise rotor position feedback and/or velocity measurement. The MFM 3 X input capture or external interrupts can be used to detect the rotor state for electrically commutated motor applications using Hall Sensor feedback, such as BLDC motor drives. PIC18F2331/2431/4331/4431 devices also feature Flash program memory and an internal RC oscillator with built-in LP modes. ### 1.1 New Core Features ### 1.1.1 nanoWatt TECHNOLOGY All of the devices in the PIC18F2331/2431/4331/4431 family incorporate a range of features that can significantly reduce power consumption during operation. Key items include: - Alternate Run Modes: By clocking the controller from the Timer1 source or the internal oscillator block, power consumption during code execution can be reduced by as much as 90%. - Multiple Idle Modes: The controller can also run with its CPU core disabled, but the peripherals are still active. In these states, power consumption can be reduced even further, to as little as 4% of normal operation requirements. - On-the-fly Mode Switching: The power-managed modes are invoked by user code during operation, allowing the user to incorporate power saving ideas into their application's software design. - Lower Consumption in Key Modules: The power requirements for both Timer1 and the Watchdog Timer have been reduced by up to 80%, with typical values of 1.1 and 2.1 μA, respectively. ## 1.1.2 MULTIPLE OSCILLATOR OPTIONS AND FEATURES All of the devices in the PIC18F2331/2431/4331/4431 family offer nine different oscillator options, allowing users a wide range of choices in developing application hardware. These include: - Four crystal modes, using crystals or ceramic resonators. - Two external clock modes, offering the option of using two pins (oscillator input and a divide-by-4 clock output) or one pin (oscillator input, with the second pin reassigned as general I/O). - Two external RC oscillator modes, with the same pin options as the external clock modes. - An internal oscillator block, which provides an 8 MHz clock and an INTRC source (approximately 31 kHz, stable over temperature and VDD), as well as a range of 6 user-selectable clock frequencies (from 125 kHz to 4 MHz) for a total of 8 clock frequencies. Besides its availability as a clock source, the internal oscillator block provides a stable reference source that gives the family additional features for robust operation: - Fail-Safe Clock Monitor: This option constantly monitors the main clock source against a reference signal provided by the internal oscillator. If a clock failure occurs, the controller is switched to the internal oscillator block, allowing for continued low speed operation or a safe application shutdown. - Two-Speed Start-up: This option allows the internal oscillator to serve as the clock source from Power-on Reset or wake-up from Sleep mode, until the primary clock source is available. This allows for code execution during what would otherwise be the clock start-up interval, and can even allow an application to perform routine background activities and return to Sleep without returning to full power operation. ### 1.2 Other Special Features - Memory Endurance: The enhanced Flash cells for both program memory and data EEPROM are rated to last for many thousands of erase/write cycles – up to 100,000 for program memory and 1,000,000 for EEPROM. Data retention without refresh is conservatively estimated to be greater than 100 years. - Self-programmability: These devices can write to their own program memory spaces under internal software control. By using a bootloader routine located in the protected Boot Block at the top of program memory, it becomes possible to create an application that can update itself in the field. - Power Control PWM Module: In PWM mode, this module provides 1, 2 or 4 modulated outputs for controlling half-bridge and full-bridge drivers. Other features include Auto-Shutdown on fault detection and Auto-Restart to reactivate outputs once the condition has cleared. - Enhanced USART: This serial communication module is capable of standard RS-232 operation using the internal oscillator block, removing the need for an external crystal (and its accompanying power requirement) in applications that talk to the outside world. This module also includes autobaud detect and LIN capability. - High-speed 10-bit A/D Converter: This module incorporates Programmable Acquisition Time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period and thus, reducing code overhead. - Motion Feedback Module (MFM): This module features a Quadrature Encoder Interface (QEI) and an Input Capture (IC) module. The QEI accepts two phase inputs (QEA, QEB) and one index input (INDX) from an incremental encoder. The QEI supports high and low precision position tracking, direction status and change of direction interrupt, and velocity measurement. The input capture features 3 channels of independent input capture with Timer5 as the time base, a special event trigger to other modules, and an adjustable noise filter on each IC input. - Extended Watchdog Timer (WDT): This enhanced version incorporates a 16-bit prescaler, allowing a time-out range from 4 ms to over 2 minutes, that is stable across operating voltage and temperature. ## 1.3 Details on Individual Family Members Devices in the PIC18F2331/2431/4331/4431 family are available in 28-pin (PIC18F2X31) and 40/44-pin (PIC18F4X31) packages. The block diagram for the two groups is shown in Figure 1-1. The devices are differentiated from each other in three ways: - Flash program memory (8 Kbytes for PIC18F2X31 devices, 16 Kbytes for PIC18F4X31). - 2. A/D channels (5 for PIC18F2X31 devices, 9 for PIC18F4X31 devices). - 3. I/O ports (3 bidirectional ports on PIC18F2X31 devices, 5 bidirectional ports on PIC18F4X31 devices). All other features for devices in this family are identical. These are summarized in Table 1-1. The pinouts for all devices are listed in Table 1-2 and Table 1-3. TABLE 1-1: DEVICE FEATURES | Features | PIC18F2331 | PIC18F2431 | PIC18F4331 | PIC18F4431 | |---------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | | | | | | | Operating Frequency | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | | Program Memory (Bytes) | 8192 | 16384 | 8192 | 16384 | | Program Memory (Instructions) | 4096 | 8192 | 4096 | 8192 | | Data Memory (Bytes) | 768 | 768 | 768 | 768 | | Data EEPROM Memory (Bytes) | 256 | 256 | 256 | 256 | | Interrupt Sources | 22 | 22 | 34 | 34 | | I/O Ports | Ports A, B, C | Ports A, B, C | Ports A, B, C, D, E | Ports A, B, C, D, E | | Timers | 4 | 4 | 4 | 4 | | Capture/Compare/PWM modules | 2 | 2 | 2 | 2 | | 14-bit Power Control PWM | (6 Channels) | (6 Channels) | (8 Channels) | (8 Channels) | | Motion Feedback module | 1 QEI | 1 QEI | 1 QEI | 1 QEI | | (Input Capture/Quadrature Encoder | or | or | or | or | | Interface) | 3x IC | 3x IC | 3x IC | 3x IC | | Serial Communications | SSP, | SSP, | SSP, | SSP, | | | Enhanced USART | Enhanced USART | Enhanced USART | Enhanced USART | | 10-bit High-Speed<br>Analog-to-Digital Converter module | 5 Input Channels | 5 Input Channels | 9 Input Channels | 9 Input Channels | | Resets (and Delays) | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | | Programmable Low-voltage Detect | Yes | Yes | Yes | Yes | | Programmable Brown-out Reset | Yes | Yes | Yes | Yes | | Instruction Set | 75 Instructions | 75 Instructions | 75 Instructions | 75 Instructions | | Packages | 28-pin SDIP<br>28-pin SOIC | 28-pin SDIP<br>28-pin SOIC | 40-pin DIP<br>44-pin TQFP<br>44-pin QFN | 40-pin DIP<br>44-pin TQFP<br>44-pin QFN | © 2003 Microchip Technology Inc. Preliminary DS39616B-page 9 FIGURE 1-1: PIC18F2331/2431 BLOCK DIAGRAM TABLE 1-2: PIC18F2331/2431 PINOUT I/O DESCRIPTIONS | Pin Name | | Pin<br>Number | | Buffer | Description | |----------------------------------------------------------------|-----|---------------|-----------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | | DIP | SOIC | Туре | Туре | - | | MCLR/VPP/RE3<br>MCLR | 1 | 1 | I | ST | Master Clear (input) or programming voltage (input). Master Clear (Reset) input. This pin is an active-low Reset to the device. | | VPP<br>RE3 | | | P<br>I | ST | High-voltage ICSP programming enable pin. Digital input. Available only when MCLR is disabled. | | OSC1/CLKI/RA7<br>OSC1 | 9 | 9 | I | ST | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. ST buffer when configured in RC mode, CMOS otherwise. | | CLKI | | | I | CMOS | External clock source input. Always associated with pin function OSC1. (See related OSC1/CLKI, OSC2/CLKO | | RA7 | | | I/O | TTL | pins.) General purpose I/O pin. | | OSC2/CLKO/RA6<br>OSC2 | 10 | 10 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | CLKO | | | 0 | | In RC mode, OSC2 pin outputs CLKO, which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | RA6 | | | I/O | TTL | General purpose I/O pin. PORTA is a bidirectional I/O port. | | RAO/ANO<br>RAO<br>ANO | 2 | 2 | I/O<br>I | TTL<br>Analog | Digital I/O. Analog input 0. | | RA1/AN1<br>RA1<br>AN1 | 3 | 3 | I/O<br>I | TTL<br>Analog | Digital I/O. Analog input 1. | | RA2/AN2/VREF-/CAP1/INDX<br>RA2<br>AN2<br>VREF-<br>CAP1<br>INDX | 4 | 4 | I/O<br> <br> <br> <br> <br> | TTL<br>Analog<br>Analog<br>ST<br>ST | Digital I/O. Analog input 2. A/D Reference Voltage (Low) input. Input capture pin 1. Quadrature Encoder Interface index input pin. | | RA3/AN3/VREF+/CAP2/QEA<br>RA3<br>AN3<br>VREF+<br>CAP2<br>QEA | 5 | 5 | I/O<br> <br> <br> <br> <br> | TTL<br>Analog<br>Analog<br>ST<br>ST | Digital I/O. Analog input 3. A/D Reference Voltage (High) input. Input capture pin 2. Quadrature Encoder Interface channel A input pin. | | RA4/AN4/CAP3/QEB RA4 AN4 CAP3 QEB | 6 | 6 | I/O<br>I<br>I | TTL<br>Analog<br>ST<br>ST | Digital I/O. Analog input 4. Input capture pin 3. Quadrature Encoder Interface channel B input pin. | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output OD = Open-Drain (no diode to VDD) CMOS = CMOS compatible input or output I = Input P = Power PIC18F2331/2431 PINOUT I/O DESCRIPTIONS (CONTINUED) **TABLE 1-2:** | Pin Name | | in<br>nber | Pin<br>Type | Buffer<br>Type | Description | |--------------------------|-----|------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | DIP | SOIC | туре | туре | | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | RB0/PWM0 | 21 | 21 | | | | | RB0 | | | I/O | TTL | Digital I/O. | | PWM0 | | | 0 | TTL | PWM output 0. | | RB1/PWM1 | 22 | 22 | | | | | RB1 | | | I/O | TTL | Digital I/O. | | PWM1 | | | 0 | TTL | PWM output 1. | | RB2/PWM2 | 23 | 23 | | | | | RB2 | | | I/O | TTL | Digital I/O. | | PWM2 | | | 0 | TTL | PWM output 2. | | RB3/PWM3 | 24 | 24 | .,, | | | | RB3 | | | 1/0 | TTL | Digital I/O. | | PWM3 | | | 0 | TTL | PWM output 3. | | RB4/KBI0/PWM5 | 25 | 25 | | | D: 1: 11/0 | | RB4 | | | I/O | TTL | Digital I/O. | | KBI0<br>PWM5 | | | 0 | TTL<br>TTL | Interrupt-on-change pin. PWM output 5. | | | 00 | 00 | U | 111 | P vvivi output 5. | | RB5/KBI1/PWM4/PGM<br>RB5 | 26 | 26 | I/O | TTL | Digital I/O. | | KBI1 | | | 1/0 | TTL | Interrupt-on-change pin. | | PWM4 | | | Ö | TTL | PWM output 4. | | PGM | | | 1/0 | ST | Low-voltage ICSP programming entry pin. | | RB6/KBI2/PGC | 27 | 27 | ., 0 | 0. | 25th Voltago 1001 programming only pini | | RB6 | 21 | | I/O | TTL | Digital I/O. | | KBI2 | | | 1// | TTL | Interrupt-on-change pin. | | PGC | | | 1/0 | ST | In-Circuit Debugger and ICSP programming clock pin. | | RB7/KBI3/PGD | 28 | 28 | | | The state of s | | RB7 | | | I/O | TTL | Digital I/O. | | KBI3 | | | ı, O | TTL | Interrupt-on-change pin. | | PGD | | | I/O | ST | In-Circuit Debugger and ICSP programming data pin. | Legend: TTL = TTL compatible input = Schmitt Trigger input with CMOS levels ST 0 = Output OD = Open-Drain (no diode to VDD) CMOS = CMOS compatible input or output = Input ı Р = Power TABLE 1-2: PIC18F2331/2431 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | | in<br>nber | Pin | Buffer | Description | | | | |----------------------------|----------|------------|------------|----------|----------------------------------------------------------------------------------------------------------------------|--|--|--| | Fill Name | DIP | SOIC | Туре | Type | Description | | | | | | | | | | PORTC is a bidirectional I/O port. | | | | | RC0/T1OSO/T1CKI | 11 | 11 | .,_ | | | | | | | RC0 | | | 1/0 | ST | Digital I/O. | | | | | T10S0 | | | 0 | ST | Timer1 oscillator output. | | | | | T1CKI | 4.0 | 40 | ı | 51 | Timer1 external clock input. | | | | | RC1/T1OSI/CCP2/FLTA<br>RC1 | 12 | 12 | I/O | ST | Digital I/O | | | | | T10SI | | | 1/0 | CMOS | Digital I/O. Timer1 oscillator input. | | | | | CCP2 | | | 1/0 | ST | Capture2 input, Compare2 output, PWM2 output. | | | | | FLTA | | | " | ST | Fault interrupt input pin. | | | | | RC2/CCP1/FLTB | 13 | 13 | • | | - San mon apt mpat pin | | | | | RC2 | 10 | 10 | I/O | ST | Digital I/O. | | | | | CCP1 | | | I/O | ST | Capture1 input/Compare1 output/PWM1 output. | | | | | FLTB | | | Ī | ST | Fault interrupt input pin,. | | | | | RC3/T0CKI/T5CKI/INT0 | 14 | 14 | | | | | | | | RC3 | | | I/O | ST | Digital I/O. | | | | | T0CKI | | | I | ST | Timer0 alternate clock input. | | | | | T5CKI | | | 1 | ST | Timer5 alternate clock input. | | | | | INT0 | | | I | ST | External interrupt 0. | | | | | RC4/INT1/SDI/SDA | 15 | 15 | | | | | | | | RC4 | | | I/O | ST | Digital I/O. | | | | | INT1 | | | I | ST | External interrupt 1. | | | | | SDI | | | | ST | SPI™ data in. | | | | | SDA | | | I/O | ST | I <sup>2</sup> C™ data I/O. | | | | | RC5/INT2/SCK/SCL | 16 | 16 | | | | | | | | RC5 | | | 1/0 | ST | Digital I/O. | | | | | INT2 | | | 1/0 | ST | External interrupt 2. | | | | | SCK<br>SCL | | | I/O<br>I/O | ST<br>ST | Synchronous serial clock input/output for SPI mode. Synchronous serial clock input/output for I <sup>2</sup> C mode. | | | | | RC6/TX/CK/SS | 17 | 17 | 1/0 | 31 | Synomonous serial Gook input/output for 1 C mode. | | | | | RC6 | 17 | 17 | I/O | ST | Digital I/O. | | | | | TX | | | 0 | _ | USART Asynchronous Transmit. | | | | | CK | | | 1/0 | ST | USART Synchronous Clock (see related RX/DT). | | | | | SS | | | ı, O | TTL | SPI Slave Select input. | | | | | RC7/RX/DT/SDO | 18 | 18 | | | · | | | | | RC7 | | | I/O | ST | Digital I/O. | | | | | RX | | | I | ST | USART Asynchronous Receive. | | | | | DT | | | I/O | ST | USART Synchronous Data (see related TX/CK). | | | | | SDO | <u> </u> | | 0 | | SPI data out. | | | | | Vss | 8, 19 | 8, 19 | Р | | Ground reference for logic and I/O pins. | | | | | VDD | 7, 20 | 7, 20 | Р | _ | Positive supply for logic and I/O pins. | | | | | Legend: TTL - TTL con | natible | | | | CMOS - CMOS compatible input or output | | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output OD = Open-Drain (no diode to VDD) CMOS = CMOS compatible input or output I = Input TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS | | Pin Number | | Pin Buffer | | 5KIF HONG | | |--------------------------------------------------------------------|------------|------|------------|-----------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | DIP | TQFP | QFN | Туре | Туре | Description | | MCLR/VPP/RE3<br>MCLR<br>VPP | 1 | 18 | 18 | l<br>P | ST | Master Clear (input) or programming voltage (input). Master Clear (Reset) input. This pin is an active-low. Reset to the device. Programming voltage input. | | RE3 | | | | İ | ST | Digital input. Available only when MCLR is disabled. | | OSC1/CLKI/RA7<br>OSC1 | 13 | 30 | 32 | I | ST | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. ST buffer when configured in RC mode, CMOS otherwise. | | CLKI<br>RA7 | | | | I<br> /O | CMOS | External clock source input. Always associated with pin function OSC1. (See related OSC1/CLKI, OSC2/CLKO pins.) | | | 14 | 31 | 22 | 1/0 | IIL | General purpose I/O pin. | | OSC2/CLKO/RA6<br>OSC2 | 14 | 31 | 33 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | CLKO | | | | 0 | _ | In RC mode, OSC2 pin outputs CLKO, which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | RA6 | | | | I/O | TTL | General purpose I/O pin. | | RA0/AN0<br>RA0<br>AN0 | 2 | 19 | 19 | I/O<br>I | TTL<br>Analog | PORTA is a bidirectional I/O port. Digital I/O. Analog input 0. | | RA1/AN1<br>RA1<br>AN1 | 3 | 20 | 20 | I/O<br>I | TTL<br>Analog | Digital I/O. Analog input 1. | | RA2/AN2/VREF-/CAP1/<br>INDX<br>RA2<br>AN2<br>VREF-<br>CAP1<br>INDX | 4 | 21 | 21 | I/O<br> <br> <br> <br> <br> | TTL<br>Analog<br>Analog<br>ST<br>ST | Digital I/O. Analog input 2. A/D Reference Voltage (Low) input. Input capture pin 1. Quadrature Encoder Interface index input pin. | | RA3/AN3/VREF+/<br>CAP2/QEA<br>RA3<br>AN3<br>VREF+<br>CAP2<br>QEA | 5 | 22 | 22 | I/O<br> <br> <br> <br> <br> | TTL<br>Analog<br>Analog<br>ST<br>ST | Digital I/O. Analog input 3. A/D Reference Voltage (High) input. Input capture pin 2. Quadrature Encoder Interface channel A input pin. | | RA4/AN4/CAP3/QEB<br>RA4<br>AN4<br>CAP3<br>QEB | 6 | 23 | 23 | I/O<br>I<br>I | TTL<br>Analog<br>ST<br>ST | Digital I/O. Analog input 4. Input capture pin 3. Quadrature Encoder Interface channel B input pin. | | RA5/AN5/LVDIN<br>RA5<br>AN5<br>LVDIN | 7 | 24 | 24 | I/O<br>I<br>I | TTL<br>Analog<br>Analog | Digital I/O. Analog input 5. Low-voltage Detect input. | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output OD = Open-Drain (no diode to VDD) CMOS = CMOS compatible input or output I = Input TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pi | n Numb | er | Pin Buffer | | Description | |-----------------------------------------------------|-----|--------|-----|----------------------|-------------------------|---------------------------------------------------------------------------------------------------------------| | riii Naiile | DIP | TQFP | QFN | Туре | Type | Description | | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | RB0/PWM0<br>RB0<br>PWM0 | 33 | 8 | 9 | I/O<br>O | TTL<br>TTL | Digital I/O.<br>PWM output 0. | | RB1/PWM1<br>RB1<br>PWM1 | 34 | 9 | 10 | I/O<br>O | TTL<br>TTL | Digital I/O. PWM output 1. | | RB2/PWM2<br>RB2<br>PWM2 | 35 | 10 | 11 | I/O<br>O | TTL<br>TTL | Digital I/O.<br>PWM output 2. | | RB3/PWM3<br>RB3<br>PWM3 | 36 | 11 | 12 | I/O<br>O | TTL<br>TTL | Digital I/O.<br>PWM output 3. | | RB4/KBI0/PWM5<br>RB4<br>KBI0<br>PWM5 | 37 | 14 | 14 | I/O<br>I<br>O | TTL<br>TTL<br>TTL | Digital I/O. Interrupt-on-change pin. PWM output 5. | | RB5/KBI1/PWM4/<br>PGM<br>RB5<br>KBI1<br>PWM4<br>PGM | 38 | 15 | 15 | I/O<br>I<br>O<br>I/O | TTL<br>TTL<br>TTL<br>ST | Digital I/O. Interrupt-on-change pin. PWM output 4. Low-voltage ICSP programming entry pin. | | RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC | 39 | 16 | 16 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O. Interrupt-on-change pin. In-Circuit Debugger and ICSP programming clock pin. | | RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD | 40 | 17 | 17 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O. Interrupt-on-change pin. In-Circuit Debugger and ICSP programming data pin. | Legend: TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output OD = Open-Drain (no diode to VDD) CMOS = CMOS compatible input or output I = Input TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS (CONTINUED) | | Pin Number | | | Pin | Buffer | CRIPTIONS (CONTINUED) | | | |-----------------------------------------------|------------|------|-----|------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Name | DIP | TQFP | QFN | Туре | Туре | Description | | | | D00/T4000/T40// | 45 | 00 | 0.4 | | | PORTC is a bidirectional I/O port. | | | | RC0/T1OSO/T1CKI<br>RC0<br>T1OSO<br>T1CKI | 15 | 32 | 34 | I/O<br>O<br>I | ST<br>—<br>ST | Digital I/O. Timer1 oscillator output. Timer1 external clock input. | | | | RC1/T1OSI/CCP2/<br>FLTA | 16 | 35 | 35 | | | | | | | RC1<br>T1OSI<br>CCP2<br>FLTA | | | | I/O<br>I<br>I/O<br>I | ST<br>CMOS<br>ST<br>ST | Digital I/O. Timer1 oscillator input. Capture2 input, Compare2 output, PWM2 output. Fault interrupt input pin. | | | | RC2/CCP1/FLTB<br>RC2<br>CCP1<br>FLTB | 17 | 36 | 36 | I/O<br>I/O<br>I | ST<br>ST<br>ST | Digital I/O.<br>Capture1 input/Compare1 output/PWM1 output.<br>Fault interrupt input pin. | | | | RC3/T0CKI/T5CKI/<br>INT0 | 18 | 37 | 37 | | | | | | | RC3<br>T0CKI<br>T5CKI<br>INT0 | | | | I/O<br>I<br>I<br>I | ST<br>ST<br>ST<br>ST | Digital I/O. Timer0 alternate clock input. Timer5 alternate clock input. External interrupt 0. | | | | RC4/INT1/SDI/SDA<br>RC4<br>INT1<br>SDI<br>SDA | 23 | 42 | 42 | I/O<br>I<br>I<br>I/O | ST<br>ST<br>ST<br>ST | Digital I/O. External interrupt 1. SPI Data in. I <sup>2</sup> C Data I/O. | | | | RC5/INT2/SCK/SCL<br>RC5<br>INT2<br>SCK<br>SCL | 24 | 43 | 43 | I/O<br>I<br>I/O<br>I/O | ST<br>ST<br>ST<br>ST | Digital I/O. External interrupt 2. Synchronous serial clock input/output for SPI mode. Synchronous serial clock input/output for I <sup>2</sup> C mode. | | | | RC6/TX/CK/SS<br>RC6<br>TX<br>CK<br>SS | 25 | 44 | 44 | I/O<br>O<br>I/O<br>I | ST<br>—<br>ST<br>ST | Digital I/O. USART Asynchronous Transmit. USART Synchronous Clock (see related RX/DT). SPI Slave Select input. | | | | RC7/RX/DT/SDO<br>RC7<br>RX<br>DT<br>SDO | 26 | 1 | 1 | I/O<br>I<br>I/O<br>O | ST<br>ST<br>ST | Digital I/O. USART Asynchronous Receive. USART Synchronous Data (see related TX/CK). SPI Data out. | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output OD = Open-Drain (no diode to VDD) CMOS = CMOS compatible input or output I = Input TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pi | n Numb | er | Pin Buffer | | Description | | | |------------------------------------------|-----|--------|----------|-------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | FIII Name | DIP | TQFP | TQFP QFN | | Туре | Description | | | | | | | | | | PORTD is a bidirectional I/O port, or a Parallel Slave Port (PSP) for interfacing to a microprocessor port. These pins have TTL input buffers when PSP module is enabled. | | | | RD0/T0CKI/T5CKI<br>RD0<br>T0CKI<br>T5CKI | 19 | 38 | 38 | I/O<br>I<br>I | ST<br>ST<br>ST | Digital I/O. Timer0 external clock input. Timer5 input clock. | | | | RD1/SDO<br>RD1<br>SDO | 20 | 39 | 39 | I/O<br>O | ST<br>— | Digital I/O.<br>SPI Data out. | | | | RD2/SDI/SDA<br>RD2<br>SDI<br>SDA | 21 | 40 | 40 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O.<br>SPI Data in.<br>I <sup>2</sup> C Data I/O. | | | | RD3/SCK/SCL<br>RD3<br>SCK<br>SCL | 22 | 41 | 41 | I/O<br>I/O<br>I/O | ST<br>ST<br>ST | Digital I/O. Synchronous serial clock input/output for SPI mode. Synchronous serial clock input/output for I <sup>2</sup> C mode. | | | | RD4/FLTA<br>RD4<br>FLTA | 27 | 2 | 2 | I/O<br>I | ST<br>ST | Digital I/O.<br>Fault interrupt input pin. | | | | RD5/PWM4<br>RD5<br>PWM4 | 28 | 3 | 3 | I/O<br>O | ST<br>TTL | Digital I/O.<br>PWM output 4. | | | | RD6/PWM6<br>RD6<br>PWM6 | 29 | 4 | 4 | I/O<br>O | ST<br>TTL | Digital I/O.<br>PWM output 6. | | | | RD7/PWM7<br>RD7<br>PWM7 | 30 | 5 | 5 | I/O<br>O | ST<br>TTL | Digital I/O.<br>PWM output 7. | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output OD = Open-Drain (no diode to VDD) CMOS = CMOS compatible input or output I = Input TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | | | Pin | Buffer | Description | | | |-----------|------------|--------|--------|------|--------|------------------------------------------|--|--| | Fill Name | DIP | TQFP | QFN | Туре | Туре | Description | | | | | | | | | | PORTE is a bidirectional I/O port. | | | | RE0/AN6 | 8 | 25 | 25 | | | | | | | RE0 | | | | I/O | ST | Digital I/O. | | | | AN6 | | | | I | Analog | Analog input 6. | | | | RE1/AN7 | 9 | 26 | 26 | | | | | | | RE1 | | | | I/O | ST | Digital I/O. | | | | AN7 | | | | I | Analog | Analog input 7. | | | | RE2/AN8 | 10 | 27 | 27 | | | | | | | RE2 | | | | I/O | ST | Digital I/O. | | | | AN8 | | | | ı | Analog | Analog input 8. | | | | Vss | 12, | 6, 29 | 6, 30, | Р | _ | Ground reference for logic and I/O pins. | | | | | 31 | | 31 | | | | | | | VDD | 11, 32 | 7, 28 | 7, 8, | Р | _ | Positive supply for logic and I/O pins. | | | | | | | 28, | | | | | | | | | | 29 | | | | | | | NC | _ | 12, | 13 | NC | NC | No connect | | | | | | 13, | | | | | | | | | | 33, 34 | | | | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels O = Output I = Input P = Power OD = Open-Drain (no diode to VDD) NOTES: ## 2.0 OSCILLATOR CONFIGURATIONS ### 2.1 Oscillator Types The PIC18F2331/2431/4331/4431 devices can be operated in 10 different oscillator modes. The user can program the configuration bits Fosc3:Fosc0 in Configuration register 1H to select one of these 10 modes: | 1. | LP | Low-power Crystal | |-----|--------|--------------------------------------------------------------| | 2. | XT | Crystal/Resonator | | 3. | HS | High-speed Crystal/Resonator | | 4. | HSPLL | High-speed Crystal/Resonator with PLL enabled | | 5. | RC | External Resistor/Capacitor with Fosc/4 output on RA6 | | 6. | RCIO | External Resistor/Capacitor with I/O on RA6 | | 7. | INTIO1 | Internal Oscillator with Fosc/4 output on RA6 and I/O on RA7 | | 8. | INTIO2 | Internal Oscillator with I/O on RA6 and RA7 | | 9. | EC | External Clock with Fosc/4 output | | 10. | ECIO | External Clock with I/O on RA6 | ## 2.2 Crystal Oscillator/Ceramic Resonators In XT, LP, HS or HSPLL oscillator modes, a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation. Figure 2-1 shows the pin connections. The oscillator design requires the use of a parallel cut crystal. | Note: | Use of a se | ries cut | crystal ma | y give a | | | | |-------|--------------------------------|----------|------------|----------|--|--|--| | | frequency | out o | of the | crystal | | | | | | manufacturers' specifications. | | | | | | | ## FIGURE 2-1: CRYSTAL/CERAMIC RESONATOR OPERATION (XT, LP, HS OR HSPLL CONFIGURATION) Note 1: See Table 2-1 and Table 2-2 for initial values of C1 and C2. - 2: A series resistor (Rs) may be required for AT strip cut crystals. - 3: RF varies with the oscillator mode chosen. TABLE 2-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS | - | Typical Capacitor Values Used: | | | | | | | | |------|--------------------------------|-------|-------|--|--|--|--|--| | Mode | ode Freq OSC1 OSC2 | | | | | | | | | XT | 455 kHz | 56 pF | 56 pF | | | | | | | | 2.0 MHz | 47 pF | 47 pF | | | | | | | | 4.0 MHz 33 pF 33 pF | | | | | | | | | HS | 8.0 MHz | 27 pF | 27 pF | | | | | | | | 16.0 MHz | 22 pF | 22 pF | | | | | | ### Capacitor values are for design guidance only. These capacitors were tested with the resonators listed below for basic start-up and operation. **These values are not optimized**. Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application. See the notes on page 22 for additional information. | Resonators Used: | | | | | | | |------------------|-------|--|--|--|--|--| | 455 kHz 4.0 MHz | | | | | | | | 2.0 MHz 8.0 MHz | | | | | | | | 16. | 0 MHz | | | | | | TABLE 2-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | Osc Type | Crystal<br>Freq | | acitor Values<br>ted: | |----------|-----------------|-------|-----------------------| | | rieq | C1 | C2 | | LP | 32 kHz | 33 pF | 33 pF | | | 200 kHz | 15 pF | 15 pF | | XT | 1 MHz | 33 pF | 33 pF | | | 4 MHz | 27 pF | 27 pF | | HS | 4 MHz | 27 pF | 27 pF | | | 8 MHz | 22 pF | 22 pF | | | 20 MHz | 15 pF | 15 pF | Capacitor values are for design guidance only. These capacitors were tested with the crystals listed below for basic start-up and operation. **These values are not optimized.** Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application. See the notes following this table for additional information. | Crystals Used: | | | | | | | |----------------|--------|--|--|--|--|--| | 32 kHz 4 MHz | | | | | | | | 200 kHz | 8 MHz | | | | | | | 1 MHz | 20 MHz | | | | | | - **Note 1:** Higher capacitance increases the stability of oscillator, but also increases the start-up time. - 2: When operating below 3V VDD, or when using certain ceramic resonators at any voltage, it may be necessary to use the HS mode or switch to a crystal oscillator. - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - **4:** Rs may be required to avoid overdriving crystals with low drive level specification. - **5:** Always verify oscillator performance over the VDD and temperature range that is expected for the application. An external clock source may also be connected to the OSC1 pin in the HS mode, as shown in Figure 2-2. FIGURE 2-2: EXTERNAL CLOCK INPUT OPERATION (HS OSC CONFIGURATION) ### 2.3 HSPLL A Phase Locked Loop (PLL) circuit is provided as an option for users who wish to use a lower frequency crystal oscillator circuit, or to clock the device up to its highest rated frequency from a crystal oscillator. This may be useful for customers who are concerned with EMI due to high-frequency crystals. The HSPLL mode makes use of the HS mode oscillator for frequencies up to 10 MHz. A PLL then multiplies the oscillator output frequency by 4 to produce an internal clock frequency up to 40 MHz. The PLL is enabled only when the oscillator configuration bits are programmed for HSPLL mode. If programmed for any other mode, the PLL is not enabled. FIGURE 2-3: PLL BLOCK DIAGRAM ### 2.4 External Clock Input The EC and ECIO oscillator modes require an external clock source to be connected to the OSC1 pin. There is no oscillator start-up time required after a Power-on Reset or after an exit from Sleep mode. In the EC Oscillator mode, the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic. Figure 2-4 shows the pin connections for the EC Oscillator mode. FIGURE 2-4: EXTERNAL CLOCK INPUT OPERATION (EC CONFIGURATION) The ECIO Oscillator mode functions like the EC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6). Figure 2-5 shows the pin connections for the ECIO Oscillator mode. FIGURE 2-5: EXTERNAL CLOCK INPUT OPERATION (ECIO CONFIGURATION) ### 2.5 RC Oscillator For timing insensitive applications, the "RC" and "RCIO" device options offer additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal manufacturing variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 2-6 shows how the R/C combination is connected. In the RC Oscillator mode, the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic. FIGURE 2-6: RC OSCILLATOR MODE The RCIO Oscillator mode (Figure 2-7) functions like the RC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6). ### FIGURE 2-7: RCIO OSCILLATOR MODE ### 2.6 Internal Oscillator Block The PIC18F2331/2431/4331/4431 devices include an internal oscillator block, which generates two different clock signals; either can be used as the system's clock source. This can eliminate the need for external oscillator circuits on the OSC1 and/or OSC2 pins. The main output (INTOSC) is an 8 MHz clock source, which can be used to directly drive the system clock. It also drives a postscaler, which can provide a range of clock frequencies from 125 kHz to 4 MHz. The INTOSC output is enabled when a system clock frequency from 125 kHz to 8 MHz is selected. The other clock source is the internal RC oscillator (INTRC), which provides a 31 kHz output. The INTRC oscillator is enabled by selecting the internal oscillator block as the system clock source, or when any of the following are enabled: - · Power-up Timer - · Fail-Safe Clock Monitor - · Watchdog Timer - Two-Speed Start-up These features are discussed in greater detail in Section 22.0 "Special Features of the CPU". The clock source frequency (INTOSC direct, INTRC direct or INTOSC postscaler) is selected by configuring the IRCF bits of the OSCCON register (Register 2-2). ### 2.6.1 INTIO MODES Using the internal oscillator as the clock source can eliminate the need for up to two external oscillator pins, which can then be used for digital I/O. Two distinct configurations are available: - In INTIO1 mode, the OSC2 pin outputs Fosc/4, while OSC1 functions as RA7 for digital input and output. - In INTIO2 mode, OSC1 functions as RA7 and OSC2 functions as RA6, both for digital input and output. ### 2.6.2 INTRC OUTPUT FREQUENCY The internal oscillator block is calibrated at the factory to produce an INTOSC output frequency of 8.0 MHz. This changes the frequency of the INTRC source from its nominal 31.25 kHz. Peripherals and features that depend on the INTRC source will be affected by this shift in frequency. ### 2.6.3 OSCTUNE REGISTER The internal oscillator's output has been calibrated at the factory, but can be adjusted in the user's application. This is done by writing to the OSCTUNE register (Register 2-1). The tuning sensitivity is constant throughout the tuning range. When the OSCTUNE register is modified, the INTOSC and INTRC frequencies will begin shifting to the new frequency. The INTRC clock will reach the new frequency within 8 clock cycles (approximately 8 \* 32 $\mu s = 256~\mu s$ ). The INTOSC clock will stabilize within 1 ms. Code execution continues during this shift. There is no indication that the shift has occurred. Operation of features that depend on the INTRC clock source frequency, such as the WDT, Fail-Safe Clock Monitor and peripherals, will also be affected by the change in frequency. ### REGISTER 2-1: OSCTUNE: OSCILLATOR TUNING REGISTER | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-------|-------|-------|-------| | | _ | TUN5 | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | | bit 7 | | | | | | | bit 0 | bit 7, 6 Unimplemented: Read as '0' bit 5-0 **TUN<5:0>:** Frequency Tuning bits 011111 = Maximum frequency . . 000001 000000 = Center frequency. Oscillator module is running at the calibrated frequency. 111111 • 100000 = Minimum frequency Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## 2.7 Clock Sources and Oscillator Switching Like previous PIC18 devices, the PIC18F2331/2431/4331/4431 devices include a feature that allows the system clock source to be switched from the main oscillator to an alternate low frequency clock source. PIC18F2331/2431/4331/4431 devices offer two alternate clock sources. When enabled, these give additional options for switching to the various power-managed operating modes. Essentially, there are three clock sources for these devices: - · Primary oscillators - · Secondary oscillators - Internal oscillator block The **primary oscillators** include the external crystal and resonator modes, the external RC modes, the external clock modes and the internal oscillator block. The particular mode is defined on POR by the contents of Configuration Register 1H. The details of these modes are covered earlier in this chapter. The **secondary oscillators** are those external sources not connected to the OSC1 or OSC2 pins. These sources may continue to operate even after the controller is placed in a power-managed mode. PIC18F2331/2431/4331/4431 devices offer only the Timer1 oscillator as a secondary oscillator. This oscillator, in all power-managed modes, is often the time base for functions such as a real-time clock. Most often, a 32.768 kHz watch crystal is connected between the RC0/T1OSO and RC1/T1OSI pins. Like the LP mode oscillator circuit, loading capacitors are also connected from each pin to ground. The Timer1 oscillator is discussed in greater detail in **Section 12.2 "Timer1 Oscillator"**. In addition to being a primary clock source, the **internal oscillator block** is available as a power-managed mode clock source. The INTRC source is also used as the clock source for several special features, such as the WDT and Fail-Safe Clock Monitor. The clock sources for the PIC18F2331/2431/4331/4431 devices are shown in Figure 2-8. See **Section 12.0 "Timer1 Module"** for further details of the Timer1 oscillator. See **Section 22.1 "Configuration Bits"** for Configuration register details. ### 2.7.1 OSCILLATOR CONTROL REGISTER The OSCCON register (Register 2-2) controls several aspects of the system clock's operation, both in full power operation and in power-managed modes. The System Clock Select bits, SCS1:SCS0, select the clock source that is used when the device is operating in power-managed modes. The available clock sources are the primary clock (defined in Configuration register 1H), the secondary clock (Timer1 oscillator) and the internal oscillator block. The clock selection has no effect until a SLEEP instruction is executed and the device enters a power-managed mode of operation. The SCS bits are cleared on all forms of Reset. The Internal Oscillator Select bits, IRCF2:IRCF0, select the frequency output of the internal oscillator block that is used to drive the system clock. The choices are the INTRC source, the INTOSC source (8 MHz) or one of the six frequencies derived from the INTOSC postscaler (125 kHz to 4 MHz). If the internal oscillator block is supplying the system clock, changing the states of these bits will have an immediate change on the internal oscillator's output. The OSTS, IOFS and T1RUN bits indicate which clock source is currently providing the system clock. The OSTS indicates that the Oscillator Start-up Timer has timed out, and the primary clock is providing the system clock in primary clock modes. The IOFS bit indicates when the internal oscillator block has stabilized, and is providing the system clock in RC clock modes. The T1RUN bit (T1CON<6>) indicates when the Timer1 oscillator is providing the system clock in secondary clock modes. In power-managed modes, only one of these three bits will be set at any time. If none of these bits are set, the INTRC is providing the system clock, or the internal oscillator block has just started and is not yet stable. The IDLEN bit controls the selective shut down of the controller's CPU in power-managed modes. The use of these bits is discussed in more detail in **Section 3.0** "Power-Managed Modes" - Note 1: The Timer1 oscillator must be enabled to select the secondary clock source. The Timer1 oscillator is enabled by setting the T1OSCEN bit in the Timer1 Control register (T1CON<3>). If the Timer1 oscillator is not enabled, then any attempt to select a secondary clock source when executing a SLEEP instruction will be ignored. - 2: It is recommended that the Timer1 oscillator be operating and stable before executing the SLEEP instruction, or a very long delay may occur while the Timer1 oscillator starts. ## FIGURE 2-8: PIC18F2331/2431/4331/4431 CLOCK DIAGRAM ### REGISTER 2-2: OSCCON REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R <sup>(1)</sup> | R-0 | R/W-0 | R/W-0 | |-------|-------|-------|-------|------------------|------|-------|-------| | IDLEN | IRCF2 | IRCF1 | IRCF0 | OSTS | IOFS | SCS1 | SCS0 | | hit 7 | | | | | | | bit 0 | bit 7 IDLEN: Idle Enable bit 1 = Idle mode enabled; CPU core is not clocked in power-managed modes 0 = Run mode enabled; CPU core is clocked in power-managed modes bit 6-4 IRCF2:IRCF0: Internal Oscillator Frequency Select bits 111 = 8 MHz (8 MHz source drives clock directly) 110 = 4 MHz 101 = 2 MHz 100 **= 1 MHz** 011 = 500 kHz 010 = 250 kHz 001 = 125 kHz 000 = 31 kHz (INTRC source drives clock directly) bit 3 OSTS: Oscillator Start-up Time-out Status bit 1 = Oscillator start-up time-out timer has expired; primary oscillator is running 0 = Oscillator start-up time-out timer is running; primary oscillator is not ready bit 2 IOFS: INTOSC Frequency Stable bit 1 = INTOSC frequency is stable 0 = INTOSC frequency is not stable bit 1-0 SCS1:SCS0: System Clock Select bits 1x = Internal oscillator block (RC modes) 01 = Timer1 oscillator (Secondary modes) 00 = Primary oscillator (Sleep and PRI\_IDLE modes) Note 1: Depends on state of the IESO bit in Configuration Register 1H. | Legend: | | | | |--------------------|------------------|-------------------------------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | | ### 2.7.2 OSCILLATOR TRANSITIONS The PIC18F2331/2431/4331/4431 devices contain circuitry to prevent clocking "glitches" when switching between clock sources. A short pause in the system clock occurs during the clock switch. The length of this pause is between 8 and 9 clock periods of the new clock source. This ensures that the new clock source is stable and that its pulse width will not be less than the shortest pulse width of the two clock sources. Clock transitions are discussed in greater detail in Section 3.1.2 "Entering Power-Managed Modes". ## 2.8 Effects of Power-Managed Modes on the Various Clock Sources When the device executes a SLEEP instruction, the system is switched to one of the power-managed modes, depending on the state of the IDLEN and SCS1:SCS0 bits of the OSCCON register. See Section 3.0 "Power-Managed Modes" for details. When PRI\_IDLE mode is selected, the designated primary oscillator continues to run without interruption. For all other power-managed modes, the oscillator using the OSC1 pin is disabled. The OSC1 pin (and OSC2 pin, if used by the oscillator) will stop oscillating. In secondary clock modes (SEC\_RUN and SEC\_IDLE), the Timer1 oscillator is operating and providing the system clock. The Timer1 oscillator may also run in all power-managed modes if required to clock Timer1. In internal oscillator modes (RC\_RUN and RC\_IDLE), the internal oscillator block provides the system clock source. The INTRC output can be used directly to provide the system clock, and may be enabled to support various special features, regardless of the power-managed mode (see Sections 22.2 through 22.4). The INTOSC output at 8 MHz may be used directly to clock the system, or may be divided down first. The INTOSC output is disabled if the system clock is provided directly from the INTRC output. If the Sleep mode is selected, all clock sources are stopped. Since all the transistor switching currents have been stopped, Sleep mode achieves the lowest current consumption of the device (only leakage currents). Enabling any on-chip feature that will operate during Sleep will increase the current consumed during Sleep. The INTRC is required to support WDT operation. The Timer1 oscillator may be operating to support a real-time clock. Other features may be operating that do not require a system clock source (i.e., SSP slave, PSP, INTn pins, A/D conversions and others). ### 2.9 Power-up Delays Power-up delays are controlled by two timers, so that no external Reset circuitry is required for most applications. The delays ensure that the device is kept in Reset until the device power supply is stable under normal circumstances, and the primary clock is operating and stable. For additional information on power-up delays, see **Sections 4.1 through 4.5**. The first timer is the Power-up Timer (PWRT), which provides a fixed delay on power-up (parameter **33**, Table 25-8), if enabled, in Configuration register 2L. The second timer is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable (LP, XT and HS modes). The OST does this by counting 1024 oscillator cycles before allowing the oscillator to clock the device. When the HSPLL Oscillator mode is selected, the device is kept in Reset for an additional 2 ms, following the HS mode OST delay, so the PLL can lock to the incoming clock frequency. There is a delay of 5 to 10 $\mu s$ following POR, while the controller becomes ready to execute instructions. This delay runs concurrently with any other delays. This may be the only delay that occurs when any of the EC, RC or INTIO modes are used as the primary clock source. TABLE 2-3: OSC1 AND OSC2 PIN STATES IN SLEEP MODE | OSC Mode | OSC1 Pin | OSC2 Pin | |----------------|--------------------------------------------------------|--------------------------------------------------------| | RC, INTIO1 | Floating, external resistor should pull high | At logic low (clock/4 output) | | RCIO, INTIO2 | Floating, external resistor should pull high | Configured as PORTA, bit 6 | | ECIO | Floating, pulled by external clock | Configured as PORTA, bit 6 | | EC | Floating, pulled by external clock | At logic low (clock/4 output) | | LP, XT, and HS | Feedback inverter disabled, at quiescent voltage level | Feedback inverter disabled, at quiescent voltage level | Note: See Table 4-1 in the Section 4.0 "Reset", for time-outs due to Sleep and MCLR Reset. NOTES: ### 3.0 POWER-MANAGED MODES The PIC18F2331/2431/4331/4431 devices offer a total of six operating modes for more efficient power management (see Table 3-1). These operating modes provide a variety of options for selective power conservation in applications where resources may be limited (i.e., battery-powered devices). There are three categories of power-managed modes: - Sleep mode - · Idle modes - · Run modes These categories define which portions of the device are clocked and sometimes, what speed. The run and idle modes may use any of the three available clock sources (Primary, Secondary or INTOSC multiplexer); the Sleep mode does not use a clock source. The clock switching feature offered in other PIC18 devices (i.e., using the Timer1 oscillator in place of the primary oscillator), and the Sleep mode offered by all PICmicro® devices (where all system clocks are stopped) are both offered in the PIC18F2331/2431/4331/4431 devices (SEC\_RUN and Sleep modes, respectively). However, additional power-managed modes are available that allow the user greater flexibility in determining what portions of the device are operating. The power-managed modes are event driven; that is, some specific event must occur for the device to enter or (more particularly) exit these operating modes. For PIC18F2331/2431/4331/4431 devices, the power-managed modes are invoked by using the existing SLEEP instruction. All modes exit to PRI\_RUN mode when triggered by an interrupt, a Reset or a WDT time-out (PRI\_RUN mode is the normal full power execution mode; the CPU and peripherals are clocked by the primary oscillator source). In addition, power-managed run modes may also exit to Sleep mode or their corresponding idle mode. ### 3.1 Selecting Power-Managed Modes Selecting a power-managed mode requires deciding if the CPU is to be clocked or not, and selecting a clock source. The IDLEN bit controls CPU clocking, while the SC1:SCS0 bits select a clock source. The individual modes, bit settings, clock sources and affected modules are summarized in Table 3-1. ### 3.1.1 CLOCK SOURCES The clock source is selected by setting the SCS bits of the OSCCON register. Three clock sources are available for use in power-managed idle modes: the primary clock (as configured in Configuration Register 1H), the secondary clock (Timer1 oscillator), and the internal oscillator block. The secondary and internal oscillator block sources are available for the power-managed modes (PRI\_RUN mode is the normal full power execution mode; the CPU and peripherals are clocked by the primary oscillator source). TABLE 3-1: POWER-MANAGED MODES | | OSCCON bits Module Clocking | | | | | |----------|-----------------------------|--------------------|---------|----------------------------------------------|---------------------------------------------------------------------------------------------------------| | Mode | IDLEN<br><7> | SCS1:SCS0<br><1:0> | CPU | Peripherals Available Clock and Oscillator S | | | Sleep | 0 | 0.0 | Off | Off | None – All clocks are disabled | | PRI_RUN | 0 | 0.0 | Clocked | Clocked | Primary – LP, XT, HS, HSPLL, RC, EC, INTRC <sup>(1)</sup> This is the normal full power execution mode. | | SEC_RUN | 0 | 01 | Clocked | Clocked | Secondary – Timer1 Oscillator | | RC_RUN | 0 | 1x | Clocked | Clocked | Internal Oscillator Block <sup>(1)</sup> | | PRI_IDLE | 1 | 00 | Off | Clocked | Primary – LP, XT, HS, HSPLL, RC, EC | | SEC_IDLE | 1 | 01 | Off | Clocked | Secondary – Timer1 Oscillator | | RC_IDLE | 1 | 1x | Off | Clocked | Internal Oscillator Block <sup>(1)</sup> | **Note 1:** Includes INTOSC and INTOSC postscaler, as well as the INTRC source. ## 3.1.2 ENTERING POWER-MANAGED MODES In general, entry, exit and switching between powermanaged clock sources requires clock source switching. In each case, the sequence of events is the same. Any change in the power-managed mode begins with loading the OSCCON register and executing a SLEEP instruction. The SCS1:SCS0 bits select one of three power-managed clock sources; the primary clock (as defined in Configuration Register 1H), the secondary clock (the Timer1 oscillator) and the internal oscillator block (used in RC modes). Modifying the SCS bits will have no effect until a SLEEP instruction is executed. Entry to the power-managed mode is triggered by the execution of a SLEEP instruction. Figure 3-5 shows how the system is clocked while switching from the primary clock to the Timer1 oscillator. When the SLEEP instruction is executed, clocks to the device are stopped at the beginning of the next instruction cycle. Eight clock cycles from the new clock source are counted to synchronize with the new clock source. After eight clock pulses from the new clock source are counted, clocks from the new clock source resume clocking the system. The actual length of the pause is between eight and nine clock periods from the new clock source. This ensures that the new clock source is stable and that its pulse width will not be less than the shortest pulse width of the two clock sources. Three bits indicate the current clock source: OSTS and IOFS in the OSCCON register, and T1RUN in the T1CON register. Only one of these bits will be set while in a power-managed mode other than PRI\_RUN. When the OSTS bit is set, the primary clock is providing the system clock. When the IOFS bit is set, the INTOSC output is providing a stable 8 MHz clock source and is providing the system clock. When the T1RUN bit is set, the Timer1 oscillator is providing the system clock. If none of these bits are set, then either the INTRC clock source is clocking the system, or the INTOSC source is not yet stable. If the internal oscillator block is configured as the primary clock source in Configuration Register 1H, then both the OSTS and IOFS bits may be set when in PRI\_RUN or PRI\_IDLE modes. This indicates that the primary clock (INTOSC output) is generating a stable 8 MHz output. Entering an RC power-managed mode (same frequency) would clear the OSTS bit. - Note 1: Caution should be used when modifying a single IRCF bit. If VDD is less than 3V, it is possible to select a higher clock speed than is supported by the low VDD. Improper device operation may result if the VDD/Fosc specifications are violated. - 2: Executing a SLEEP instruction does not necessarily place the device into Sleep mode; executing a SLEEP instruction is simply a trigger to place the controller into a power-managed mode selected by the OSCCON register, one of which is Sleep mode. ### 3.1.3 MULTIPLE SLEEP COMMANDS The power-managed mode that is invoked with the SLEEP instruction is determined by the settings of the IDLEN and SCS bits at the time the instruction is executed. If another SLEEP instruction is executed, the device will enter the power-managed mode specified by these same bits at that time. If the bits have changed, the device will enter the new power-managed mode specified by the new bit settings. ### 3.1.4 COMPARISONS BETWEEN RUN AND IDLE MODES Clock source selection for the run modes is identical to the corresponding idle modes. When a SLEEP instruction is executed, the SCS bits in the OSCCON register are used to switch to a different clock source. As a result, if there is a change of clock source at the time a SLEEP instruction is executed, a clock switch will occur. In idle modes, the CPU is not clocked and is not running. In run modes, the CPU is clocked and executing code. This difference modifies the operation of the WDT when it times out. In idle modes, a WDT time-out results in a wake from power-managed modes. In run modes, a WDT time-out results in a WDT Reset (see Table 3-2). During a wake-up from an idle mode, the CPU starts executing code by entering the corresponding run mode, until the primary clock becomes ready. When the primary clock becomes ready, the clock source is automatically switched to the primary clock. The IDLEN and SCS bits are unchanged during and after the wake-up. Figure 3-2 shows how the system is clocked during the clock source switch. The example assumes the device was in SEC\_IDLE or SEC\_RUN mode when a wake is triggered (the primary clock was configured in HSPLL mode). TABLE 3-2: COMPARISON BETWEEN POWER-MANAGED MODES | Power<br>Managed<br>Mode | CPU is clocked by | WDT time-out causes a | Peripherals are clocked by | Clock during wake-up<br>(while primary becomes<br>ready) | |--------------------------|----------------------------------|-----------------------|------------------------------------------|------------------------------------------------------------------------------------------| | Sleep | Not clocked (not running) | Wake-up | Not clocked | None or INTOSC multiplexer if Two-Speed Start-up or Fail-Safe Clock Monitor are enabled. | | Any idle mode | Not clocked (not running) | Wake-up | Primary, Secondary or INTOSC multiplexer | Unchanged from Idle mode (CPU operates as in corresponding Run mode). | | Any run mode | Secondary, or INTOSC multiplexer | Reset | Secondary or INTOSC multiplexer | Unchanged from Run mode. | ### 3.2 Sleep Mode The power-managed Sleep mode in the PIC18F2331/2431/4331/4431 devices is identical to that offered in all other PICmicro® controllers. It is entered by clearing the IDLEN and SCS1:SCS0 bits (this is the Reset state), and executing the SLEEP instruction. This shuts down the primary oscillator and the OSTS bit is cleared (see Figure 3-1). When a wake event occurs in Sleep mode (by interrupt, Reset, or WDT time-out), the system will not be clocked until the primary clock source becomes ready (see Figure 3-2), or it will be clocked from the internal oscillator block if either the Two-Speed Start-up or the Fail-Safe Clock Monitor are enabled (see Section 22.0 "Special Features of the CPU"). In either case, the OSTS bit is set when the primary clock provides the system clocks. The IDLEN and SCS bits are not affected by the wake-up. ### 3.3 Idle Modes The IDLEN bit allows the controller's CPU to be selectively shut down while the peripherals continue to operate. Clearing IDLEN allows the CPU to be clocked. Setting IDLEN disables clocks to the CPU, effectively stopping program execution (see Register 2-2). The peripherals continue to be clocked regardless of the setting of the IDLEN bit. There is one exception to how the IDLEN bit functions. When all the low-power OSCCON bits are cleared (IDLEN:SCS1:SCS0 = 000), the device enters Sleep mode upon the execution of the SLEEP instruction. This is both the Reset state of the OSCCON register and the setting that selects Sleep mode. This maintains compatibility with other PICmicro devices that do not offer power-managed modes. If the Idle Enable bit, IDLEN (OSCCON<7>), is set to a '1' when a SLEEP instruction is executed, the peripherals will be clocked from the clock source selected using the SCS1:SCS0 bits; however, the CPU will not be clocked. Since the CPU is not executing instructions, the only exits from any of the idle modes are by interrupt, WDT time-out or a Reset. When a wake event occurs, CPU execution is delayed approximately 10 µs while it becomes ready to execute code. When the CPU begins executing code, it is clocked by the same clock source as was selected in the power-managed mode (i.e., when waking from RC\_IDLE mode, the internal oscillator block will clock the CPU and peripherals until the primary clock source becomes ready – this is essentially RC\_RUN mode). This continues until the primary clock source becomes ready. When the primary clock becomes ready, the OSTS bit is set, and the system clock source is switched to the primary clock (see Figure 3-4). The IDLEN and SCS bits are not affected by the wake-up. While in any idle mode or the Sleep mode, a WDT timeout will result in a WDT wake-up to full power operation. #### FIGURE 3-1: TIMING TRANSITION FOR ENTRY TO SLEEP MODE #### FIGURE 3-2: TRANSITION TIMING FOR WAKE FROM SLEEP (HSPLL) #### 3.3.1 PRI IDLE MODE This mode is unique among the three low-power idle modes, in that it does not disable the primary system clock. For timing sensitive applications, this allows for the fastest resumption of device operation with its more accurate primary clock source, since the clock source does not have to "warm up" or transition from another oscillator. PRI\_IDLE mode is entered by setting the IDLEN bit, clearing the SCS bits, and executing a SLEEP instruction. Although the CPU is disabled, the peripherals continue to be clocked from the primary clock source specified in Configuration Register 1H. The OSTS bit remains set in PRI\_IDLE mode (see Figure 3-3). When a wake event occurs, the CPU is clocked from the primary clock source. A delay of approximately 10 $\mu s$ is required between the wake event and when code execution starts. This is required to allow the CPU to become ready to execute instructions. After the wake-up, the OSTS bit remains set. The IDLEN and SCS bits are not affected by the wake-up (see Figure 3-4). #### FIGURE 3-4: TRANSITION TIMING FOR WAKE FROM PRI\_IDLE MODE #### 3.3.2 SEC IDLE MODE In SEC\_IDLE mode, the CPU is disabled, but the peripherals continue to be clocked from the Timer1 oscillator. This mode is entered by setting the Idle bit, modifying to SCS1:SCS0 = 01, and executing a SLEEP instruction. When the clock source is switched (see Figure 3-5) to the Timer1 oscillator, the primary oscillator is shut down, the OSTS bit is cleared and the T1RUN bit is set. Note: The Timer1 oscillator should already be running prior to entering SEC\_IDLE mode. If the T1OSCEN bit is not set when the SLEEP instruction is executed, a forced NOP will be executed instead and entry to SEC\_IDLE mode will not occur. If the Timer1 oscillator is enabled, but not yet running, peripheral clocks will be delayed until the oscillator has started; in such situations, initial oscillator operation is far from stable and unpredictable operation may result. When a wake event occurs, the peripherals continue to be clocked from the Timer1 oscillator. After a 10 $\mu s$ delay following the wake event, the CPU begins executing code, being clocked by the Timer1 oscillator. The microcontroller operates in SEC\_RUN mode until the primary clock becomes ready. When the primary clock becomes ready, a clock switch back to the primary clock occurs (see Figure 3-6). When the clock switch is complete, the T1RUN bit is cleared, the OSTS bit is set and the primary clock is providing the system clock. The IDLEN and SCS bits are not affected by the wake-up; the Timer1 oscillator continues to run. #### FIGURE 3-5: TIMING TRANSITION FOR ENTRY TO SEC\_IDLE MODE #### FIGURE 3-6: TIMING TRANSITION FOR WAKE FROM SEC RUN MODE (HSPLL) #### 3.3.3 RC IDLE MODE In RC\_IDLE mode, the CPU is disabled, but the peripherals continue to be clocked from the internal oscillator block using the INTOSC multiplexer. This mode allows for controllable power conservation during Idle periods. This mode is entered by setting the IDLEN bit, setting SCS1 (SCS0 is ignored), and executing a SLEEP instruction. The INTOSC multiplexer may be used to select a higher clock frequency by modifying the IRCF bits before executing the SLEEP instruction. When the clock source is switched to the INTOSC multiplexer (see Figure 3-7), the primary oscillator is shut down, and the OSTS bit is cleared. If the IRCF bits are set to a non-zero value (thus enabling the INTOSC output), the IOFS bit becomes set after the INTOSC output becomes stable, in about 1 ms. Clocks to the peripherals continue while the INTOSC source stabilizes. If the IRCF bits were previously at a non-zero value before the SLEEP instruction was executed, and the INTOSC source was already stable, the IOFS bit will remain set. If the IRCF bits are all clear, the INTOSC output is not enabled and the IOFS bit will remain clear; there will be no indication of the current clock source. When a wake event occurs, the peripherals continue to be clocked from the INTOSC multiplexer. After a 10 $\mu s$ delay following the wake event, the CPU begins executing code, being clocked by the INTOSC multiplexer. The microcontroller operates in RC\_RUN mode until the primary clock becomes ready. When the primary clock becomes ready, a clock switch back to the primary clock occurs (see Figure 3-8). When the clock switch is complete, the IOFS bit is cleared, the OSTS bit is set, and the primary clock is providing the system clock. The IDLEN and SCS bits are not affected by the wake-up. The INTRC source will continue to run if either the WDT or the Fail-Safe Clock Monitor is enabled. #### FIGURE 3-7: TIMING TRANSITION TO RC\_IDLE MODE #### FIGURE 3-8: TIMING TRANSITION FOR WAKE FROM RC\_RUN MODE (RC\_RUN TO PRI\_RUN) #### 3.4 Run Modes If the IDLEN bit is clear when a SLEEP instruction is executed, the CPU and peripherals are both clocked from the source selected using the SCS1:SCS0 bits. While these operating modes may not afford the power conservation of Idle or Sleep modes, they do allow the device to continue executing instructions by using a lower frequency clock source. RC\_RUN mode also offers the possibility of executing code at a frequency greater than the primary clock. Wake-up from a power-managed run mode can be triggered by an interrupt, or any Reset, to return to full power operation. As the CPU is executing code in run modes, several additional exits from run modes are possible. They include exit to Sleep mode, exit to a corresponding idle mode, and exit by executing a RESET instruction. While the device is in any of the power-managed run modes, a WDT time-out will result in a WDT Reset. #### 3.4.1 PRI\_RUN MODE The PRI\_RUN mode is the normal full power execution mode. If the SLEEP instruction is never executed, the microcontroller operates in this mode (a SLEEP instruction is executed to enter all other power-managed modes). All other power-managed modes exit to PRI\_RUN mode when an interrupt or WDT time-out occur. There is no entry to PRI\_RUN mode. The OSTS bit is set. The IOFS bit may be set if the internal oscillator block is the primary clock source (see **Section 2.7.1** "Oscillator Control Register"). #### 3.4.2 SEC RUN MODE The SEC\_RUN mode is the compatible mode to the "clock switching" feature offered in other PIC18 devices. In this mode, the CPU and peripherals are clocked from the Timer1 oscillator. This gives users the option of lower power consumption while still using a high accuracy clock source. SEC\_RUN mode is entered by clearing the IDLEN bit, setting SCS1:SCS0 = 01, and executing a SLEEP instruction. The system clock source is switched to the Timer1 oscillator (see Figure 3-9), the primary oscillator is shut down, the T1RUN bit (T1CON<6>) is set and the OSTS bit is cleared. Note: The Timer1 oscillator should already be running prior to entering SEC\_RUN mode. If the T1OSCEN bit is not set when the SLEEP instruction is executed, a forced NOP will be executed instead and entry to SEC\_IDLE mode will not occur. If the Timer1 oscillator is enabled, but not yet running, system clocks will be delayed until the oscillator has started. In such situations, initial oscillator operation is far from stable and unpredictable operation may result. When a wake event occurs, the peripherals and CPU continue to be clocked from the Timer1 oscillator while the primary clock is started. When the primary clock becomes ready, a clock switch back to the primary clock occurs (see Figure 3-6). When the clock switch is complete, the T1RUN bit is cleared, the OSTS bit is set, and the primary clock is providing the system clock. The IDLEN and SCS bits are not affected by the wake-up; the Timer1 oscillator continues to run. Firmware can force an exit from SEC\_RUN mode. By clearing the T1OSCEN bit (T1CON<3>), an exit from SEC\_RUN back to normal full power operation is triggered. The Timer1 oscillator will continue to run and provide the system clock even though the T1OSCEN bit is cleared. The primary clock is started. When the primary clock becomes ready, a clock switch back to the primary clock occurs (see Figure 3-6). When the clock switch is complete, the Timer1 oscillator is disabled, the T1RUN bit is cleared, the OSTS bit is set and the primary clock provides the system clock. The IDLEN and SCS bits are not affected by the wake-up. #### 3.4.3 RC RUN MODE In RC\_RUN mode, the CPU and peripherals are clocked from the internal oscillator block using the INTOSC multiplexer, and the primary clock is shut down. When using the INTRC source, this mode provides the best power conservation of all the run modes, while still executing code. This mode works well for user applications that are not highly timing sensitive, or do not require high-speed clocks at all times. If the primary clock source is the internal oscillator block (either of the INTIO1 or INTIO2 oscillators), there are no distinguishable differences between PRI\_RUN and RC\_RUN modes during execution. However, a clock switch delay will occur during entry to, and exit from, RC\_RUN mode. Therefore, if the primary clock source is the internal oscillator block, the use of RC RUN mode is not recommended. This mode is entered by clearing the IDLEN bit, setting SCS1 (SCS0 is ignored) and executing a SLEEP instruction. The IRCF bits may select the clock frequency before the SLEEP instruction is executed. When the clock source is switched to the INTOSC multiplexer (see Figure 3-10), the primary oscillator is shut down and the OSTS bit is cleared. The IRCF bits may be modified at any time to immediately change the system clock speed. Executing a SLEEP instruction is not required to select a new clock frequency from the INTOSC multiplexer. Note: Caution should be used when modifying a single IRCF bit. If VDD is less than 3V, it is possible to select a higher clock speed than is supported by the low VDD. Improper device operation may result if the VDD/Fosc specifications are violated. If the IRCF bits are all clear, the INTOSC output is not enabled, and the IOFS bit will remain clear; there will be no indication of the current clock source. The INTRC source is providing the system clocks. If the IRCF bits are changed from all clear (thus enabling the INTOSC output), the IOFS bit becomes set after the INTOSC output becomes stable. Clocks to the system continue while the INTOSC source stabilizes in approximately 1 ms. If the IRCF bits were previously at a non-zero value before the SLEEP instruction was executed, and the INTOSC source was already stable, the IOFS bit will remain set. When a wake event occurs, the system continues to be clocked from the INTOSC multiplexer while the primary clock is started. When the primary clock becomes ready, a clock switch to the primary clock occurs (see Figure 3-8). When the clock switch is complete, the IOFS bit is cleared, the OSTS bit is set and the primary clock provides the system clock. The IDLEN and SCS bits are not affected by the wake-up. The INTRC source will continue to run if either the WDT or the Fail-Safe Clock Monitor is enabled. #### 3.4.4 EXIT TO IDLE MODE An exit from a power-managed run mode to its corresponding idle mode is executed by setting the IDLEN bit and executing a SLEEP instruction. The CPU is halted at the beginning of the instruction following the SLEEP instruction. There are no changes to any of the clock source status bits (OSTS, IOFS, or T1RUN). While the CPU is halted, the peripherals continue to be clocked from the previously selected clock source. #### 3.4.5 EXIT TO SLEEP MODE An exit from a power-managed run mode to Sleep mode is executed by clearing the IDLEN and SCS1:SCS0 bits and executing a SLEEP instruction. The code is no different than the method used to invoke Sleep mode from the normal operating (full power) mode. The primary clock and internal oscillator block are disabled. The INTRC will continue to operate if the WDT is enabled. The Timer1 oscillator will continue to run, if enabled, in the T1CON register. All clock source status bits are cleared (OSTS, IOFS and T1RUN). # 3.5 Wake From Power-Managed Modes An exit from any of the power-managed modes is triggered by an interrupt, a Reset or a WDT time-out. This section discusses the triggers that cause exits from power-managed modes. The clocking subsystem actions are discussed in each of the power-managed modes (see **Sections 3.2 through 3.4**). Note: If application code is timing sensitive, it should wait for the OSTS bit to become set before continuing. Use the interval during the Low-power exit sequence (before OSTS is set) to perform timing insensitive "housekeeping" tasks. Device behavior during Low-power mode exits is summarized in Table 3-3. #### 3.5.1 EXIT BY INTERRUPT Any of the available interrupt sources can cause the device to exit a power-managed mode and resume full power operation. To enable this functionality, an interrupt source must be enabled by setting its enable bit in one of the INTCON or PIE registers. The exit sequence is initiated when the corresponding interrupt flag bit is set. On all exits from Low-power mode by interrupt, code execution branches to the interrupt vector if the GIE/GIEH bit (INTCON<7>) is set. Otherwise, code execution continues or resumes without branching (see Section 9.0 "Interrupts"). TABLE 3-3: ACTIVITY AND EXIT DELAY ON WAKE FROM SLEEP MODE OR ANY IDLE MODE (BY CLOCK SOURCES) | Clock in Power- | Primary System | Power-<br>Managed | Clock Ready<br>Status bit | | ng Wake from<br>aged Mode | |-------------------------------------|------------------------------|------------------------|---------------------------|------------------------------------------------------------|-------------------------------| | Managed Mode | Clock | Mode Exit<br>Delay | (OSCCON) | Exit by Interrupt | Exit by Reset | | | LP, XT, HS | | OSTS | CPU and peripherals | Not clocked, or | | Primary System<br>Clock | HSPLL | 5-10 μs <sup>(5)</sup> | 0313 | clocked by primary | Two-Speed Start-up | | (PRI_IDLE mode) | EC, RC, INTRC <sup>(1)</sup> | 5-10 μς, | _ | clock and executing instructions. | (if enabled) <sup>(3)</sup> . | | (· · · · <u>-</u> · · · · · · · · ) | INTOSC <sup>(2)</sup> | | IOFS | mondonono. | | | | LP, XT, HS | OST | OSTS | CPU and peripherals | | | T1OSC or | HSPLL | OST + 2 ms | 0515 | clocked by selected power-managed mode clock and executing | | | INTRC <sup>(1)</sup> | EC, RC, INTRC <sup>(1)</sup> | 5-10 μs <sup>(5)</sup> | _ | | | | | INTOSC <sup>(2)</sup> | 1 ms <sup>(4)</sup> | IOFS | instructions until | | | | LP, XT, HS | OST | OCTC | primary clock source | | | INTOSC <sup>(2)</sup> | HSPLL | OST + 2 ms | OSTS | becomes ready. | | | 1101080-7 | EC, RC, INTRC <sup>(1)</sup> | 5-10 μs <sup>(5)</sup> | _ | | | | | INTOSC <sup>(2)</sup> | None | IOFS | | | | | LP, XT, HS | OST | OSTS | Not clocked or | | | | HSPLL | OST + 2 ms | 0313 | Two-Speed Start-up (if | | | Sleep mode | EC, RC, INTRC <sup>(1)</sup> | 5-10 μs <sup>(5)</sup> | _ | enabled) until primary clock source becomes | | | | INTOSC <sup>(2)</sup> | 1 ms <sup>(4)</sup> | IOFS | ready <sup>(3)</sup> . | | Note 1: In this instance, refers specifically to the INTRC clock source. <sup>2:</sup> Includes both the INTOSC 8 MHz source and postscaler derived frequencies. <sup>3:</sup> Two-Speed Start-up is covered in greater detail in Section 22.3 "Two-Speed Start-up". **<sup>4:</sup>** Execution continues during the INTOSC stabilization period. **<sup>5:</sup>** Required delay when waking from Sleep and all idle modes. This delay runs concurrently with any other required delays (see **Section 3.3 "Idle Modes"**). #### 3.5.2 EXIT BY RESET Normally, the device is held in Reset by the Oscillator Start-up Timer (OST) until the primary clock (defined in Configuration register 1H) becomes ready. At that time, the OSTS bit is set and the device begins executing code. Code execution can begin before the primary clock becomes ready. If either the Two-Speed Start-up (see Section 22.3 "Two-Speed Start-up") or Fail-Safe Clock Monitor (see Section 22.4 "Fail-Safe Clock Monitor") are enabled in Configuration Register 1H, the device may begin execution as soon as the Reset source has cleared. Execution is clocked by the INTOSC multiplexer driven by the internal oscillator block. Since the OSCCON register is cleared following all Resets, the INTRC clock source is selected. A higher speed clock may be selected by modifying the IRCF bits in the OSCCON register. Execution is clocked by the internal oscillator block until either the primary clock becomes ready, or a power-managed mode is entered before the primary clock becomes ready; the primary clock is then shut down. #### 3.5.3 EXIT BY WDT TIME-OUT A WDT time-out will cause different actions depending on which power-managed mode the device is in when the time-out occurs. If the device is not executing code (all idle modes and Sleep mode), the time-out will result in a wake from the power-managed mode (see Section 3.2 "Sleep Mode" through Section 3.4 "Run Modes"). If the device is executing code (all run modes), the time-out will result in a WDT Reset (see **Section 22.2** "Watchdog Timer (WDT)"). The WDT timer and postscaler are cleared by executing a SLEEP or CLRWDT instruction, the loss of a currently selected clock source (if the Fail-Safe Clock Monitor is enabled), and modifying the IRCF bits in the OSCCON register if the internal oscillator block is the system clock source. # 3.5.4 EXIT WITHOUT AN OSCILLATOR START-UP DELAY Certain exits from power-managed modes do not invoke the OST at all. These are: - PRI\_IDLE mode where the primary clock source is not stopped; and - the primary clock source is not any of LP, XT, HS or HSPLL modes. In these cases, the primary clock source either does not require an oscillator start-up delay, since it is already running (PRI\_IDLE), or normally does not require an oscillator start-up delay (RC, EC, and INTIO oscillator modes). However, a fixed delay (approximately 10 $\mu$ s) following the wake event is required when leaving Sleep and idle modes. This delay is required for the CPU to prepare for execution. Instruction execution resumes on the first clock cycle following this delay. #### 3.6 INTOSC Frequency Drift The factory calibrates the internal oscillator block output (INTOSC) for 8 MHz. However, this frequency may drift as VDD or temperature changes, which can affect the controller operation in a variety of ways. It is possible to adjust the INTOSC frequency by modifying the value in the OSCTUNE register. This has the side effect that the INTRC clock source frequency is also affected. However, the features that use the INTRC source often do not require an exact frequency. These features include the Fail-Safe Clock Monitor, the Watchdog Timer and the RC\_RUN/RC\_IDLE modes when the INTRC clock source is selected. Being able to adjust the INTOSC requires knowing when an adjustment is required, in which direction it should be made, and in some cases, how large a change is needed. Three examples follow, but other techniques may be used. #### 3.6.1 EXAMPLE – USART An adjustment may be indicated when the USART begins to generate framing errors, or receives data with errors while in Asynchronous mode. Framing errors indicate that the system clock frequency is too high – try decrementing the value in the OSCTUNE register to reduce the system clock frequency. Errors in data may suggest that the system clock speed is too low – increment OSCTUNE. #### 3.6.2 EXAMPLE - TIMERS This technique compares system clock speed to some reference clock. Two timers may be used; one timer is clocked by the peripheral clock, while the other is clocked by a fixed reference source, such as the Timer1 oscillator. Both timers are cleared, but the timer clocked by the reference generates interrupts. When an interrupt occurs, the internally clocked timer is read and both timers are cleared. If the internally clocked timer value is greater than expected, then the internal oscillator block is running too fast – decrement OSCTUNE. # 3.6.3 EXAMPLE – CCP IN CAPTURE MODE A CCP module can use free running Timer1, clocked by the internal oscillator block and an external event with a known period (i.e., AC power frequency). The time of the first event is captured in the CCPRxH:CCPRxL registers and is recorded for use later. When the second event causes a capture, the time of the first event is subtracted from the time of the second event. Since the period of the external event is known, the time difference between events can be calculated. If the measured time is much greater than the calculated time, the internal oscillator block is running too fast – decrement OSCTUNE. If the measured time is much less than the calculated time, the internal oscillator block is running too slow – increment OSCTUNE. NOTES: #### 4.0 RESET The PIC18F2331/2431/4331/4431 devices differentiate between various kinds of Reset: - a) Power-on Reset (POR) - b) MCLR Reset during normal operation - c) MCLR Reset during Sleep - d) Watchdog Timer (WDT) Reset (during execution) - e) Programmable Brown-out Reset (BOR) - f) RESET Instruction - g) Stack Full Reset - h) Stack Underflow Reset Most registers are unaffected by a Reset. Their status is unknown on POR and unchanged by all other Resets. The other registers are forced to a "Reset state" depending on the type of Reset that occurred. Most registers are not affected by a WDT wake-up, since this is viewed as the resumption of <u>normal operation</u>. Status bits from the RCON register, $\overline{RI}$ , $\overline{TO}$ , PD, POR and BOR, are set or cleared differently in different Reset situations, as indicated in Table 4-2. These bits are used in software to determine the nature of the Reset. See Table 4-3 for a full description of the Reset states of all registers. A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 4-1. The enhanced MCU devices have a $\overline{\text{MCLR}}$ noise filter in the $\overline{\text{MCLR}}$ Reset path. The filter will detect and ignore small pulses. The MCLR pin is not driven low by any internal Resets, including the WDT. The MCLR input provided by the MCLR pin can be disabled with the MCLRE bit in Configuration Register 3H (CONFIG3H<7>). See **Section 22.1 "Configuration Bits"** for more information. FIGURE 4-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT Note 1: This is the INTRC source from the internal oscillator block, and is separate from the RC oscillator of the CLKI pin. 2: See Table 4-1 for time-out situations. #### 4.1 Power-on Reset (POR) A Power-on Reset pulse is generated on-chip when VDD rise is detected. To take advantage of the POR circuitry, just tie the $\overline{\text{MCLR}}$ pin through a resistor (1k to 10 k $\Omega$ ) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset delay. A minimum rise rate for VDD is specified (parameter D004). For a slow rise time, see Figure 4-2. When the device starts normal operation (i.e., exits the Reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met. FIGURE 4-2: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if the VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \ k\Omega$ is recommended to make sure that the voltage drop across R does not violate the device's electrical specification. - 3: R1 $\geq$ 1 k $\Omega$ will limit any current flowing into MCLR from external capacitor C, in the event of MCLR/VPP pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). #### 4.2 Power-up Timer (PWRT) The Power-up Timer (PWRT) of the PIC18F2331/2431/4331/4431 devices is an 11-bit counter, which uses the INTRC source as the clock input. This yields a count of 2048 x 32 $\mu$ s = 65.6 ms. While the PWRT is counting, the device is held in Reset. The power-up time delay depends on the INTRC clock and will vary from chip-to-chip due to temperature and process variation. See DC parameter #33 for details. The PWRT is enabled by clearing configuration bit PWRTEN. #### 4.3 Oscillator Start-up Timer (OST) The Oscillator Start-up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over (parameter #33). This ensures that the crystal oscillator or resonator has started and stabilized. The OST time-out is invoked only for XT, LP, HS and HSPLL modes, and only on Power-on Reset or on exit from most power-managed modes. #### 4.4 PLL Lock Time-out With the PLL enabled in its PLL mode, the time-out sequence following a Power-on Reset is slightly different from other oscillator modes. A portion of the Power-up Timer is used to provide a fixed time-out that is sufficient for the PLL to lock to the main oscillator frequency. This PLL lock time-out (TPLL) is typically 2 ms and follows the oscillator start-up time-out. #### 4.5 Brown-out Reset (BOR) A configuration bit, BOREN, can disable (if clear/ programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below VBOR (parameter D005) for greater than TBOR (parameter #35), the brown-out situation will reset the chip. A Reset may not occur if VDD falls below VBOR for less than TBOR. The chip will remain in Brown-out Reset until VDD rises above VBOR. If the Power-up Timer is enabled, it will be invoked after VDD rises above VBOR; it then will keep the chip in Reset for an additional time delay TPWRT (parameter #33). If VDD drops below VBOR while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above VBOR, the Power-up Timer will execute the additional time delay. Enabling BOR Reset does not automatically enable the PWRT. #### 4.6 Time-out Sequence On power-up, the time-out sequence is as follows: First, after the POR pulse has cleared, PWRT time-out is invoked (if enabled). Then, the OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figures 4-3 through 4-7 depict time-out sequences on power-up. Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, all time-outs will expire. Bringing MCLR high will begin execution immediately (Figure 4-5). This is useful for testing purposes or to synchronize more than one PIC18FXXXX device operating in parallel. Table 4-2 shows the Reset conditions for some Special Function registers, while Table 4-3 shows the Reset conditions for all the registers. TABLE 4-1: TIME-OUT IN VARIOUS SITUATIONS | Oscillator | Power-up <sup>(2)</sup> a | nd Brown-out | Exit from | | |----------------|--------------------------------------------------------|---------------------------------|---------------------------------|--| | Configuration | PWRTEN = 0 | PWRTEN = 1 | Power-Managed Mode | | | HSPLL | 66 ms <sup>(1)</sup> + 1024 Tosc + 2 ms <sup>(2)</sup> | 1024 Tosc + 2 ms <sup>(2)</sup> | 1024 Tosc + 2 ms <sup>(2)</sup> | | | HS, XT, LP | 66 ms <sup>(1)</sup> + 1024 Tosc | 1024 Tosc | 1024 Tosc | | | EC, ECIO | 66 ms <sup>(1)</sup> | _ | _ | | | RC, RCIO | 66 ms <sup>(1)</sup> | _ | _ | | | INTIO1, INTIO2 | 66 ms <sup>(1)</sup> | _ | _ | | Note 1: 66 ms (65.5 ms) is the nominal Power-up Timer (PWRT) delay. 2: 2 ms is the nominal time required for the 4x PLL to lock. REGISTER 4-1: RCON REGISTER BITS AND POSITIONS | R/W-0 | U-0 | U-0 | R/W-1 | R-1 | R-1 | R/W-1 | R/W-1 | |-------|-----|-----|-------|-----|-----|-------|-------| | IPEN | _ | _ | RI | TO | PD | POR | BOR | | bit 7 | | | | | | | bit 0 | Note: Refer to Section 5.14 "RCON Register" for bit definitions. TABLE 4-2: STATUS BITS, THEIR SIGNIFICANCE AND THE INITIALIZATION CONDITION FOR RCON REGISTER | Condition | Program<br>Counter | RCON<br>Register | RI | то | PD | POR | BOR | STKFUL | STKUNF | | | | |---------------------------------------------------------|-----------------------|------------------|----|----|----|-----|-----|--------|--------|--|--|--| | Power-on Reset | 0000h | 01 1100 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | | | | RESET Instruction | 0000h | 00 uuuu | 0 | u | u | u | u | u | u | | | | | Brown-out | 0000h | 01 11u- | 1 | 1 | 1 | u | 0 | u | u | | | | | MCLR during power-managed run modes | 0000h | 0u 1uuu | u | 1 | u | u | u | u | u | | | | | MCLR during power-managed idle modes and Sleep | 0000h | 0u 10uu | u | 1 | 0 | u | u | u | u | | | | | WDT Time-out during full power or power-managed Run | 0000h | 0u 0uuu | u | 0 | u | u | u | u | u | | | | | MCLR during full power execution | | | | | | | | u | u | | | | | Stack Full Reset (STVREN = 1) | 0000h | 0u uuuu | u | u | u | u | u | 1 | u | | | | | Stack Underflow Reset (STVREN = 1) | | | | | | | | u | 1 | | | | | Stack Underflow Error (not an actual Reset, STVREN = 0) | 0000h | uu uuuu | u | u | u | u | u | u | 1 | | | | | WDT Time-out during power-<br>managed Idle or Sleep | PC + 2 | uu 00uu | u | 0 | 0 | u | u | u | u | | | | | Interrupt Exit from power-managed modes | PC + 2 <sup>(1)</sup> | uu u0uu | u | u | 0 | u | u | u | u | | | | **Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0'. **Note 1:** When the wake-up is due to an interrupt and the GIEH or GIEL bits are set, the PC is loaded with the interrupt vector (0x000008h or 0x000018h). TABLE 4-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS | Register | Арр | Applicable Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | | | |----------|------|--------------------|------|------------------------------------|------------------------------------------------------|---------------------------------|--------------------------|--| | TOSU | 2331 | 2431 | 4331 | 4431 | 0 0000 | 0 0000 | 0 uuuu <b>(3)</b> | | | TOSH | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu(3) | | | TOSL | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu(3) | | | STKPTR | 2331 | 2431 | 4331 | 4431 | 00-0 0000 | uu-0 0000 | uu-u uuuu <sup>(3)</sup> | | | PCLATU | 2331 | 2431 | 4331 | 4431 | 0 0000 | 0 00000 0000 | | | | PCLATH | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | | PCL | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | PC + 2 <sup>(2)</sup> | | | TBLPTRU | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | | TBLPTRH | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | | TBLPTRL | 2331 | 2431 | 4331 | 4431 | 0000 0000 0000 0000 | | uuuu uuuu | | | TABLAT | 2331 | 2431 | 4331 | 4431 | 0000 0000 0000 0000 | | uuuu uuuu | | | PRODH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | PRODL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | INTCON | 2331 | 2431 | 4331 | 4431 | 0000 000x | 0000 000u | uuuu uuuu(1) | | | INTCON2 | 2331 | 2431 | 4331 | 4431 | 1111 -1-1 | 1111 -1-1 | uuuu -u-u <b>(1)</b> | | | INTCON3 | 2331 | 2431 | 4331 | 4431 | 11-0 0-00 | 11-0 0-00 | uu-u u-uu <sup>(1)</sup> | | | INDF0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | | POSTINC0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | | POSTDEC0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | | PREINC0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | | PLUSW0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | | FSR0H | 2331 | 2431 | 4331 | 4431 | xxxx | uuuu | uuuu | | | FSR0L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | WREG | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | INDF1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | | POSTINC1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | | POSTDEC1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | | PREINC1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | | PLUSW1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | **Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', <math>q = value depends on condition. Shaded cells indicate conditions do not apply for the designated device. - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the Oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices have only RE3 on PORTE when MCLR is disabled. TABLE 4-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | | | |---------------------|--------------------|------|------------------------------------|------------------------------------------------------|---------------------------------|-----------|-----------| | FSR1H | 2331 | 2431 | 4331 | 4431 | xxxx | uuuu | uuuu | | FSR1L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | BSR | 2331 | 2431 | 4331 | 4431 | 0000 | 0000 | uuuu | | INDF2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | POSTINC2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | POSTDEC2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | PREINC2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | PLUSW2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | FSR2H | 2331 | 2431 | 4331 | 4431 | xxxx | uuuu | uuuu | | FSR2L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | STATUS | 2331 | 2431 | 4331 | 4431 | x xxxx | u uuuu | u uuuu | | TMR0H | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | TMR0L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T0CON | 2331 | 2431 | 4331 | 4431 | 11 1111 | 11 1111 | uu uuuu | | OSCCON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | LVDCON | 2331 | 2431 | 4331 | 4431 | 00 0101 | 00 0101 | uu uuuu | | WDTCON | 2331 | 2431 | 4331 | 4431 | 0 | 0 | u | | RCON <sup>(4)</sup> | 2331 | 2431 | 4331 | 4431 | 01 11q0 | 0q qquu | uu qquu | | TMR1H | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR1L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T1CON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | u0uu uuuu | uuuu uuuu | | TMR2 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PR2 | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | 1111 1111 | | T2CON | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu | | SSPBUF | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | SSPADD | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPSTAT | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPCON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | $\label{eq:update} \begin{tabular}{ll} $u$ = unchanged, $x$ = unknown, $-$ = unimplemented bit, read as `0', $q$ = value depends on condition. \\ Shaded cells indicate conditions do not apply for the designated device. \\ \end{tabular}$ - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 4-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the Oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - 6: Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices have only RE3 on PORTE when MCLR is disabled. TABLE 4-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | |----------|--------------------|------|------|------|------------------------------------|------------------------------------------------------|---------------------------------| | ADRESH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADRESL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | ADCON1 | 2331 | 2431 | 4331 | 4431 | 00-0 1000 | 00 1000 | uu-u uuuu | | ADCON2 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | CCPR1H | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR1L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP1CON | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | CCPR2H | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR2L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP2CON | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | ANSEL0 | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | ANSEL1 | 2331 | 2431 | 4331 | 4431 | 0 | 0 | u | | T5CON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | QEICON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SPBRGH | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SPBRG | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | RCREG | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | TXREG | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | TXSTA | 2331 | 2431 | 4331 | 4431 | 0000 -010 | 0000 -010 | uuuu -uuu | | RCSTA | 2331 | 2431 | 4331 | 4431 | 0000 000x | 0000 000x | uuuu uuuu | | BAUDCTL | 2331 | 2431 | 4331 | 4431 | -1-1 0-00 | -1-1 0-00 | -u-u u-uu | | EEADR | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | EEDATA | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | EECON1 | 2331 | 2431 | 4331 | 4431 | xx-0 x000 | uu-0 u000 | uu-0 u000 | | EECON2 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | 0000 0000 | | IPR3 | 2331 | 2431 | 4331 | 4431 | 1 1111 | 1 1111 | u uuuu | | PIE3 | 2331 | 2431 | 4331 | 4431 | 0 0000 | 0 0000 | u uuuu | | PIR3 | 2331 | 2431 | 4331 | 4431 | 0 0000 | 0 0000 | u uuuu | $\begin{array}{ll} \textbf{Legend:} & u = \text{unchanged, } x = \text{unknown, } - = \text{unimplemented bit, read as `0', } q = \text{value depends on condition.} \\ & \text{Shaded cells indicate conditions do not apply for the designated device.} \\ \end{array}$ - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-2 for Reset value for specific condition. - 5: Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the Oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices have only RE3 on PORTE when MCLR is disabled. TABLE 4-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | | | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | |----------------------|--------------------|---------------------|------|-----------|------------------------------------|------------------------------------------------------|---------------------------------| | IPR2 | 2331 | 2431 | 4331 | 4431 | 11 -1-1 | 11 -1-1 | uu -u-u | | PIR2 | 2331 | 2431 | 4331 | 4431 | 00 -0-0 | 00 -0-0 | uu -u-u | | PIE2 | 2331 | 2431 | 4331 | 4431 | 00 -0-0 | 00 -0-0 | uu -u-u | | IPR1 | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | IFKI | 2331 | 2431 | 4331 | 4431 | -111 1111 | -111 1111 | -uuu uuuu | | PIR1 | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu <sup>(1)</sup> | | PIKI | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu <sup>(1)</sup> | | PIE1 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PIET | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu | | OSCTUNE | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | ADCON3 | 2331 | 2431 | 4331 | 4431 | 00-0 0000 | 00-0 0000 | uu-u uuuu | | ADCHS | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | TRISE <sup>(6)</sup> | 2331 | 2431 | 4331 | 4431 | 111 | 111 | uuu | | TRISD | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISC | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISB | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA <sup>(5)</sup> | 2331 | 2431 | 4331 | 4431 | 1111 1111(5) | 1111 1111 <sup>(5)</sup> | uuuu uuuu <sup>(5)</sup> | | PR5H | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | PR5L | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | LATE <sup>(6)</sup> | 2331 | 2431 | 4331 | 4431 | xxx | uuu | uuu | | LATD | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | LATC | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | LATB | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | LATA <sup>(5)</sup> | 2331 | 2431 | 4331 | 4431 | XXXX XXXX <sup>(5)</sup> | uuuu uuuu <sup>(5)</sup> | uuuu uuuu(5) | | TMR5H | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR5L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTE <sup>(6)</sup> | 2331 | 2431 | 4331 | 4431 | xxxx | xxxx | uuuu | | PORTD | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTC | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTB | 2331 | 2331 2431 4331 4431 | | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | PORTA <sup>(5)</sup> | 2331 | 2431 | 4331 | 4431 | xx0x 0000 <b>(5)</b> | uu0u 0000 <sup>(5)</sup> | uuuu uuuu( <b>5)</b> | $\label{eq:unchanged} \begin{tabular}{ll} $u$ = unchanged, $x$ = unknown, $-$ = unimplemented bit, read as `0', $q$ = value depends on condition. \\ Shaded cells indicate conditions do not apply for the designated device. \\ \end{tabular}$ - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - 3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 4-2 for Reset value for specific condition. - 5: Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the Oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices have only RE3 on PORTE when MCLR is disabled. TABLE 4-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | | | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | |----------------------|--------------------|------|------|------|------------------------------------|------------------------------------------------------|---------------------------------| | PTCON0 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | uuuu uuuu | uuuu uuuu | | PTCON1 | 2331 | 2431 | 4331 | 4431 | 00 | 00 | uu | | PTMRL | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTMRH | 2331 | 2431 | 4331 | 4431 | 0000 | 0000 | uuuu | | PTPERL | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | PTPERH | 2331 | 2431 | 4331 | 4431 | 1111 | 1111 | uuuu | | PDC0L | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | PDC0H | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDC1L | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDC1H | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | PDC2L | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDC2H | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | PDC3L | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDC3H | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | SEVTCMPL | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SEVTCMPH | 2331 | 2431 | 4331 | 4431 | 0000 | 0000 | uuuu | | PWMCON0 | 2331 | 2431 | 4331 | 4431 | -101 0000 | -101 0000 | -uuu uuuu | | PWMCON1 | 2331 | 2431 | 4331 | 4431 | 0000 0-00 | 0000 0-00 | uuuu u-uu | | DTCON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | FLTCONFIG | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu | | OVDCOND | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | OVDCONS | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | CAP1BUFH/<br>VELRH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP1BUFL/<br>VELRL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP2BUFH/<br>POSCNTH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP2BUFL/<br>POSCNTL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | **Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', <math>q = value depends on condition. Shaded cells indicate conditions do not apply for the designated device. - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - 3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 4-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the Oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices have only RE3 on PORTE when MCLR is disabled. TABLE 4-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | App | olicabl | e Devi | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets<br>WDT Reset<br>RESET Instruction<br>Stack Resets | Wake-up via WDT<br>or Interrupt | |----------------------|------|---------|--------|------|------------------------------------|---------------------------------------------------------------|---------------------------------| | CAP3BUFH/<br>MAXCNTH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP3BUFL/<br>MAXCNTL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP1CON | 2331 | 2431 | 4331 | 4431 | -0 0000 | -0 0000 | -u uuuu | | CAP2CON | 2331 | 2431 | 4331 | 4431 | -0 0000 | -0 0000 | -u uuuu | | CAP3CON | 2331 | 2431 | 4331 | 4431 | -0 0000 | -0 0000 | -u uuuu | | DFLTCON | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu | - **Legend:** u = unchanged, x = unknown, = unimplemented bit, read as '0', <math>q = value depends on condition. Shaded cells indicate conditions do not apply for the designated device. - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - 3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the Oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - 6: Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices have only RE3 on PORTE when MCLR is disabled. FIGURE 4-3: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD, VDD RISE < TPWRT) FIGURE 4-4: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1 FIGURE 4-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2 NOTES: #### 5.0 MEMORY ORGANIZATION There are three memory types in enhanced MCU devices. These memory types are: - · Program Memory - Data RAM - Data EEPROM Data and program memory use separate busses, which allows for concurrent access of these types. Additional detailed information for Flash program memory and data EEPROM is provided in **Section 6.0 "Flash Program Memory"** and **Section 7.0 "Data EEPROM Memory"**, respectively. FIGURE 5-1: PROGRAM MEMORY MAP AND STACK FOR PIC18F2331/4331 #### 5.1 Program Memory Organization A 21-bit program counter is capable of addressing the 2-Mbyte program memory space. Accessing a location between the physically implemented memory and the 2-Mbyte address will cause a read of all '0's (a NOP instruction). The PIC18F2331 and PIC18F4331 each have 8 Kbytes of Flash memory and can store up to 4,096 single-word instructions. The PIC18F2431 and PIC18F4431 each have 16 Kbytes of Flash memory and can store up to 8,192 single-word instructions. The Reset vector address is at 000000h and the interrupt vector addresses are at 000008h and 000018h. The Program Memory Maps for PIC18F2X31 and PIC18F4X31 devices are shown in Figure 5-1 and Figure 5-2, respectively. FIGURE 5-2: PROGRAM MEMORY MAP AND STACK FOR PIC18F2431/4431 #### 5.2 Return Address Stack The return address stack allows any combination of up to 31 program calls and interrupts to occur. The PC (Program Counter) is pushed onto the stack when a CALL or RCALL instruction is executed, or an interrupt is acknowledged. The PC value is pulled off the stack on a RETURN, RETLW or a RETFIE instruction. PCLATU and PCLATH are not affected by any of the RETURN or CALL instructions. The stack operates as a 31-word by 21-bit RAM and a 5-bit stack pointer, with the stack pointer initialized to 00000b after all Resets. There is no RAM associated with stack pointer 00000b. This is only a Reset value. During a CALL type instruction, causing a push onto the stack, the stack pointer is first incremented and the RAM location pointed to by the stack pointer is written with the contents of the PC (already pointing to the instruction following the call). During a RETURN type instruction, causing a pop from the stack, the contents of the RAM location pointed to by the STKPTR are transferred to the PC and then the stack pointer is decremented. The stack space is not part of either program or data space. The stack pointer is readable and writable, and the address on the top of the stack is readable and writable through the top-of-stack Special File registers. Data can also be pushed to, or popped from, the stack using the top-of-stack SFRs. Status bits indicate if the stack is full, has overflowed or underflowed. #### 5.2.1 TOP-OF-STACK ACCESS The top of the stack is readable and writable. Three register locations, TOSU, TOSH and TOSL hold the contents of the stack location pointed to by the STKPTR register (Figure 5-3). This allows users to implement a software stack if necessary. After a CALL, RCALL or interrupt, the software can read the pushed value by reading the TOSU, TOSH and TOSL registers. These values can be placed on a user-defined software stack. At return time, the software can replace the TOSU, TOSH and TOSL and do a return. The user must disable the global interrupt enable bits while accessing the stack to prevent inadvertent stack corruption. # 5.2.2 RETURN STACK POINTER (STKPTR) The STKPTR register (Register 5-1) contains the stack pointer value, the STKFUL (stack full) status bit, and the STKUNF (stack underflow) status bits. The value of the stack pointer can be 0 through 31. The stack pointer increments before values are pushed onto the stack and decrements after values are popped off the stack. At Reset, the stack pointer value will be zero. The user may read and write the stack pointer value. This feature can be used by a Real-Time Operating System for return stack maintenance. After the PC is pushed onto the stack 31 times (without popping any values off the stack), the STKFUL bit is set. The STKFUL bit is cleared by software or by a POR. The action that takes place when the stack becomes full depends on the state of the STVREN (Stack Overflow Reset Enable) configuration bit. (Refer to Section 22.1 "Configuration Bits" for a description of the device configuration bits.) If STVREN is set (default), the 31st push will push the (PC + 2) value onto the stack, set the STKFUL bit, and reset the device. The STKFUL bit will remain set and the stack pointer will be set to zero. If STVREN is cleared, the STKFUL bit will be set on the 31st push and the stack pointer will increment to 31. Any additional pushes will not overwrite the 31st push, and STKPTR will remain at 31. When the stack has been popped enough times to unload the stack, the next pop will return a value of zero to the PC and set the STKUNF bit, while the stack pointer remains at zero. The STKUNF bit will remain set until cleared by software or a POR occurs. Note: Returning a value of zero to the PC on an underflow has the effect of vectoring the program to the Reset vector, where the stack conditions can be verified and appropriate actions can be taken. This is not the same as a Reset, as the contents of the SFRs are not affected. FIGURE 5-3: RETURN ADDRESS STACK AND ASSOCIATED REGISTERS #### REGISTER 5-1: STKPTR REGISTER | R/C-0 | R/C-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|--------|-----|-------|-------|-------|-------|-------| | STKFUL | STKUNF | _ | SP4 | SP3 | SP2 | SP1 | SP0 | | bit 7 | | | | | | | bit 0 | bit 7<sup>(1)</sup> STKFUL: Stack Full Flag bit 1 = Stack became full or overflowed 0 = Stack has not become full or overflowed bit 6<sup>(1)</sup> STKUNF: Stack Underflow Flag bit 1 = Stack underflow occurred0 = Stack underflow did not occur bit 5 Unimplemented: Read as '0' bit 4-0 SP4:SP0: Stack Pointer Location bits **Note 1:** Bit 7 and bit 6 are cleared by user software or by a POR. | Legend: | | | | |--------------------|------------------|----------------------|------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | C = Clearable only bit | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### 5.2.3 PUSH AND POP INSTRUCTIONS Since the Top-of-Stack (TOS) is readable and writable, the ability to push values onto the stack and pull values off the stack without disturbing normal program execution is a desirable option. To push the current PC value onto the stack, a PUSH instruction can be executed. This will increment the stack pointer and load the current PC value onto the stack. TOSU, TOSH and TOSL can then be modified to place data or a return address on the stack. The ability to pull the TOS value off of the stack and replace it with the value that was previously pushed onto the stack, without disturbing normal execution, is achieved by using the POP instruction. The POP instruction discards the current TOS by decrementing the stack pointer. The previous value pushed onto the stack then becomes the TOS value. #### 5.2.4 STACK FULL/UNDERFLOW RESETS These Resets are enabled by programming the STVREN bit in Configuration Register 4L. When the STVREN bit is cleared, a full or underflow condition will set the appropriate STKFUL or STKUNF bit, but not cause a device Reset. When the STVREN bit is set, a full or underflow will set the appropriate STKFUL or STKUNF bit and then cause a device Reset. The STKFUL or STKUNF bits are cleared by the user software or a POR Reset. #### 5.3 Fast Register Stack A "fast return" option is available for interrupts. A fast register stack is provided for the Status, WREG and BSR registers and are only one in depth. The stack is not readable or writable and is loaded with the current value of the corresponding register when the processor vectors for an interrupt. The values in the registers are then loaded back into the working registers, if the RETFIE, FAST instruction is used to return from the interrupt. All interrupt sources will push values into the stack registers. If both low and high priority interrupts are enabled, the stack registers cannot be used reliably to return from low priority interrupts. If a high priority interrupt occurs while servicing a low priority interrupt, the stack register values stored by the low priority interrupt will be overwritten. Users must save the key registers in software during a low priority interrupt. If interrupt priority is not used, all interrupts may use the fast register stack for returns from interrupt. If no interrupts are used, the fast register stack can be used to restore the Status, WREG and BSR registers at the end of a subroutine call. To use the fast register stack for a subroutine call, a CALL label, FAST instruction must be executed to save the Status, WREG and BSR registers to the fast register stack. A RETURN, FAST instruction is then executed to restore these registers from the fast register stack. Example 5-1 shows a source code example that uses the fast register stack during a subroutine call and return. # EXAMPLE 5-1: FAST REGISTER STACK CODE EXAMPLE #### 5.4 PCL, PCLATH and PCLATU The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 21-bits wide. The low byte, known as the PCL register, is both readable and writable. The high byte, or PCH register, contains the PC<15:8> bits and is not directly readable or writable. Updates to the PCH register may be performed through the PCLATH register. The upper byte is called PCU. This register contains the PC<20:16> bits and is not directly readable or writable. Updates to the PCU register may be performed through the PCLATU register. The contents of PCLATH and PCLATU will be transferred to the program counter by any operation that writes PCL. Similarly, the upper two bytes of the program counter will be transferred to PCLATH and PCLATU by an operation that reads PCL. This is useful for computed offsets to the PC (see **Section 5.8.1** "**Computed** GOTO"). The PC addresses bytes in the program memory. To prevent the PC from becoming misaligned with word instructions, the LSB of PCL is fixed to a value of '0'. The PC increments by 2 to address sequential instructions in the program memory. The CALL, RCALL, GOTO and program branch instructions write to the program counter directly. For these instructions, the contents of PCLATH and PCLATU are not transferred to the program counter. # 5.5 Clocking Scheme/Instruction Cycle The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the program counter (PC) is incremented every Q1, the instruction is fetched from the program memory and latched into the Instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 5-4. #### 5.6 Instruction Flow/Pipelining An "Instruction Cycle" consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 5-2). A fetch cycle begins with the program counter (PC) incrementing in Q1. In the execution cycle, the fetched instruction is latched into the "Instruction register" (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write). #### **EXAMPLE 5-2: INSTRUCTION PIPELINE FLOW** All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is "flushed" from the pipeline, while the new instruction is being fetched and then executed. #### 5.7 Instructions in Program Memory The program memory is addressed in bytes. Instructions are stored as two bytes or four bytes in program memory. The Least Significant Byte of an instruction word is always stored in a program memory location with an even address (LSB = 0). Figure 5-5 shows an example of how instruction words are stored in the program memory. To maintain alignment with instruction boundaries, the PC increments in steps of 2 and the LSB will always read '0' (see **Section 5.4 "PCL, PCLATH and PCLATU"**). The CALL and GOTO instructions have the absolute program memory address embedded into the instruction. Since instructions are always stored on word boundaries, the data contained in the instruction is a word address. The word address is written to PC<20:1>, which accesses the desired byte address in program memory. Instruction #2 in Figure 5-5 shows how the instruction 'GOTO 000006h' is encoded in the program memory. Program branch instructions, which encode a relative address offset, operate in the same manner. The offset value stored in a branch instruction represents the number of single-word instructions that the PC will be offset by. Section 23.0 "Instruction Set Summary" provides further details of the instruction set. #### FIGURE 5-5: INSTRUCTIONS IN PROGRAM MEMORY | | | | LSB = 1 | LSB = 0 | Word Address ↓ | |----------------|------------|---------------------|---------|---------|----------------| | | Program M | | | | 000000h | | | Byte Locat | tions $\rightarrow$ | | | 000002h | | | | | | | 000004h | | | | | | | 000006h | | Instruction 1: | MOVLW | 055h | 0Fh | 55h | 000008h | | Instruction 2: | GOTO | 000006h | EFh | 03h | 00000Ah | | | | | F0h | 00h | 00000Ch | | Instruction 3: | MOVFF | 123h, 456h | C1h | 23h | 00000Eh | | | | | F4h | 56h | 000010h | | | | | | | 000012h | | | | Ī | | | 000014h | #### 5.7.1 TWO-WORD INSTRUCTIONS PIC18F2331/2431/4331/4431 devices have four two-word instructions: MOVFF, CALL, GOTO and LFSR. The second word of these instructions has the 4 MSBs set to '1's and is decoded as a NOP instruction. The lower 12 bits of the second word contain data to be used by the instruction. If the first word of the instruction is executed, the data in the second word is accessed. If the second word of the instruction is executed by itself (first word was skipped), it will execute as a NOP. This action is necessary when the two-word instruction is preceded by a conditional instruction that results in a skip operation. A program example that demonstrates this concept is shown in Example 5-3. Refer to **Section 23.0 "Instruction Set Summary"** for further details of the instruction set. #### **EXAMPLE 5-3: TWO-WORD INSTRUCTIONS** | CASE 1: | | | |---------------------|------------------|------------------------------| | Object Code | Source Code | | | 0110 0110 0000 0000 | TSTFSZ REG1 | ; is RAM location 0? | | 1100 0001 0010 0011 | MOVFF REG1, REG2 | ; No, skip this word | | 1111 0100 0101 0110 | | ; Execute this word as a NOP | | 0010 0100 0000 0000 | ADDWF REG3 | ; continue code | | | | | | CASE 2: | | | | Object Code | Source Code | | | 0110 0110 0000 0000 | TSTFSZ REG1 | ; is RAM location 0? | | 1100 0001 0010 0011 | MOVFF REG1, REG2 | ; Yes, execute this word | | 1111 0100 0101 0110 | | ; 2nd word of instruction | | 0010 0100 0000 0000 | ADDWF REG3 | ; continue code | #### 5.8 Look-up Tables Look-up tables are implemented two ways: - Computed GOTO - · Table Reads #### 5.8.1 COMPUTED GOTO A computed GOTO is accomplished by adding an offset to the program counter. An example is shown in Example 5-4. A look-up table can be formed with an ADDWF PCL instruction and a group of RETLW 0xnn instructions. WREG is loaded with an offset into the table before executing a call to that table. The first instruction of the called routine is the ADDWF PCL instruction. The next instruction executed will be one of the RETLW 0xnn instructions, which returns the value 0xnn to the calling function. The offset value (in WREG) specifies the number of bytes that the program counter should advance, and should be multiples of 2 (LSB = 0). In this method, only one data byte may be stored in each instruction location and room on the return address stack is required. # EXAMPLE 5-4: COMPUTED GOTO USING AN OFFSET VALUE MOVFWOFFSET CALLTABLE ORG 0xnn00 TABLEADDWFPCL RETLW0xnn RETLW0xnn RETLW0xnn . #### 5.8.2 TABLE READS/TABLE WRITES A better method of storing data in program memory allows two bytes of data to be stored in each instruction location. Look-up table data may be stored two bytes per program word by using table reads and writes. The table pointer (TBLPTR) specifies the byte address and the table latch (TABLAT) contains the data that is read from, or written to program memory. Data is transferred to/from program memory, one byte at a time. The Table Read/Table Write operation is discussed further in Section 6.1 "Table Reads and Table Writes". #### 5.9 Data Memory Organization The data memory is implemented as static RAM. Each register in the data memory has a 12-bit address, allowing up to 4096 bytes of data memory. Figure 5-6 shows the data memory organization for the PIC18F2331/2431/4331/4431 devices. The data memory map is divided into as many as 16 banks that contain 256 bytes each. The lower 4 bits of the Bank Select Register (BSR<3:0>) select which bank will be accessed. The upper 4 bits for the BSR are not implemented. The data memory contains Special Function Registers (SFR) and General Purpose Registers (GPR). The SFRs are used for control and status of the controller and peripheral functions, while GPRs are used for data storage and scratch pad operations in the user's application. The SFRs start at the last location of Bank 15 (FFFh) and extend to F60h. Any remaining space beyond the SFRs in the bank may be implemented as GPRs. GPRs start at the first location of Bank 0 and grow upwards. Any read of an unimplemented location will read as '0's. The entire data memory may be accessed directly or indirectly. Direct addressing may require the use of the BSR register. Indirect addressing requires the use of a File Select Register (FSRn) and a corresponding Indirect File Operand (INDFn). Each FSR holds a 12-bit address value that can be used to access any location in the Data Memory map without banking. See Section 5.12 "Indirect Addressing, INDF and FSR Registers" for indirect addressing details. The instruction set and architecture allow operations across all banks. This may be accomplished by indirect addressing or by the use of the MOVFF instruction. The MOVFF instruction is a two-word/two-cycle instruction that moves a value from one register to another. To ensure that commonly used registers (SFRs and select GPRs) can be accessed in a single cycle, regardless of the current BSR values, an Access Bank is implemented. A segment of Bank 0 and a segment of Bank 15 comprise the Access RAM. **Section 5.10** "Access Bank" provides a detailed description of the Access RAM. # 5.9.1 GENERAL PURPOSE REGISTER FILE Enhanced MCU devices may have banked memory in the GPR area. GPRs are not initialized by a Power-on Reset and are unchanged on all other Resets. Data RAM is available for use as GPR registers by all instructions. The second half of Bank 15 (F60h to FFFh) contains SFRs. All other banks of data memory contain GPRs, starting with Bank 0. #### 5.9.2 SPECIAL FUNCTION REGISTERS The Special Function Registers (SFRs) are registers used by the CPU and Peripheral Modules for controlling the desired operation of the device. These registers are implemented as static RAM. A list of these registers is given in Table 5-1 and Table 5-2. The SFRs can be classified into two sets; those associated with the "core" function and those related to the peripheral functions. Those registers related to the "core" are described in this section, while those related to the operation of the peripheral features are described in the section of that peripheral feature. The SFRs are typically distributed among the peripherals whose functions they control. The unused SFR locations will be unimplemented and read as '0's. TABLE 5-1: SPECIAL FUNCTION REGISTER MAP FOR PIC18F2331/2431/4331/4431 DEVICES | Address | Name | Address | Name | Address | Name | Address | Name | Address | Name | |---------|----------|---------|----------|---------|---------|---------|---------|---------|-----------| | FFFh | TOSU | FDFh | INDF2 | FBFh | CCPR1H | F9Fh | IPR1 | F7Fh | PTCON0 | | FFEh | TOSH | FDEh | POSTINC2 | FBEh | CCPR1L | F9Eh | PIR1 | F7Eh | PTCON1 | | FFDh | TOSL | FDDh | POSTDEC2 | FBDh | CCP1CON | F9Dh | PIE1 | F7Dh | PTMRL | | FFCh | STKPTR | FDCh | PREINC2 | FBCh | CCPR2H | F9Ch | _ | F7Ch | PTMRH | | FFBh | PCLATU | FDBh | PLUSW2 | FBBh | CCPR2L | F9Bh | OSCTUNE | F7Bh | PTPERL | | FFAh | PCLATH | FDAh | FSR2H | FBAh | CCP2CON | F9Ah | ADCON3 | F7Ah | PTPERH | | FF9h | PCL | FD9h | FSR2L | FB9h | ANSEL1 | F99h | ADCHS | F79h | PDC0L | | FF8h | TBLPTRU | FD8h | STATUS | FB8h | ANSEL0 | F98h | _ | F78h | PDC0H | | FF7h | TBLPTRH | FD7h | TMR0H | FB7h | T5CON | F97h | _ | F77h | PDC1L | | FF6h | TBLPTRL | FD6h | TMR0L | FB6h | QEICON | F96h | TRISE | F76h | PDC1H | | FF5h | TABLAT | FD5h | T0CON | FB5h | _ | F95h | TRISD | F75h | PDC2L | | FF4h | PRODH | FD4h | _ | FB4h | _ | F94h | TRISC | F74h | PDC2H | | FF3h | PRODL | FD3h | OSCCON | FB3h | _ | F93h | TRISB | F73h | PDC3L | | FF2h | INTCON | FD2h | LVDCON | FB2h | _ | F92h | TRISA | F72h | PDC3H | | FF1h | INTCON2 | FD1h | WDTCON | FB1h | _ | F91h | PR5H | F71h | SEVTCMPL | | FF0h | INTCON3 | FD0h | RCON | FB0h | SPBRGH | F90h | PR5L | F70h | SEVTCMPH | | FEFh | INDF0 | FCFh | TMR1H | FAFh | SPBRG | F8Fh | _ | F6Fh | PWMCON0 | | FEEh | POSTINC0 | FCEh | TMR1L | FAEh | RCREG | F8Eh | _ | F6Eh | PWMCON1 | | FEDh | POSTDEC0 | FCDh | T1CON | FADh | TXREG | F8Dh | LATE | F6Dh | DTCON | | FECh | PREINC0 | FCCh | TMR2 | FACh | TXSTA | F8Ch | LATD | F6Ch | FLTCONFIG | | FEBh | PLUSW0 | FCBh | PR2 | FABh | RCSTA | F8Bh | LATC | F6Bh | OVDCOND | | FEAh | FSR0H | FCAh | T2CON | FAAh | BAUDCTL | F8Ah | LATB | F6Ah | OVDCONS | | FE9h | FSR0L | FC9h | SSPBUF | FA9h | EEADR | F89h | LATA | F69h | CAP1BUFH | | FE8h | WREG | FC8h | SSPADD | FA8h | EEDATA | F88h | TMR5H | F68h | CAP1BUFL | | FE7h | INDF1 | FC7h | SSPSTAT | FA7h | EECON2 | F87h | TMR5L | F67h | CAP2BUFH | | FE6h | POSTINC1 | FC6h | SSPCON | FA6h | EECON1 | F86h | | F66h | CAP2BUFL | | FE5h | POSTDEC1 | FC5h | _ | FA5h | IPR3 | F85h | _ | F65h | CAP3BUFH | | FE4h | PREINC1 | FC4h | ADRESH | FA4h | PIR3 | F84h | PORTE | F64h | CAP3BUFL | | FE3h | PLUSW1 | FC3h | ADRESL | FA3h | PIE3 | F83h | PORTD | F63h | CAP1CON | | FE2h | FSR1H | FC2h | ADCON0 | FA2h | IPR2 | F82h | PORTC | F62h | CAP2CON | | FE1h | FSR1L | FC1h | ADCON1 | FA1h | PIR2 | F81h | PORTB | F61h | CAP3CON | | FE0h | BSR | FC0h | ADCON2 | FA0h | PIE2 | F80h | PORTA | F60h | DFLTCON | #### TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2331/2431/4331/4431) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|---------------|----------------|-----------------|-----------------|-------------------|------------------| | TOSU | _ | _ | _ | Top-of-Stack | Upper Byte ( | ΓOS<20:16>) | | | 0 0000 | 48, 58 | | TOSH | Top-of-Stack | High Byte (TO | OS<15:8>) | | | | | | 0000 0000 | 48, 58 | | TOSL | Top-of-Stack | Low Byte (TO | S<7:0>) | | | | | | 0000 0000 | 48, 58 | | STKPTR | STKFUL | STKUNF | _ | Return Stack | Pointer | | | | 00-0 0000 | 48, 59 | | PCLATU | _ | _ | bit 21 <sup>(3)</sup> | Holding regis | ter for PC<20 | :16> | | | 0 0000 | 48, 60 | | PCLATH | Holding regis | ter for PC<15 | :8> | | | | | | 0000 0000 | 48, 60 | | PCL | PC Low Byte | (PC<7:0>) | | | | | | | 0000 0000 | 48, 60 | | TBLPTRU | _ | _ | bit 21 <sup>(3)</sup> | Program Mei | mory Table Po | inter Upper B | yte (TBLPTR- | <20:16>) | 00 0000 | 48, 78 | | TBLPTRH | Program Memory Table Pointer High Byte (TBLPTR<15:8>) | | | | | | | | | 48, 78 | | TBLPTRL | Program Mer | mory Table Po | inter Low Byt | e (TBLPTR<7 | :0>) | | | | 0000 0000 | 48, 78 | | TABLAT | Program Mer | mory Table La | tch | | | | | | 0000 0000 | 48, 78 | | PRODH | Product regis | ter High Byte | | | | | | | xxxx xxxx | 48, 89 | | PRODL | Product regis | ster Low Byte | | | | | | | xxxx xxxx | 48, 89 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0F | RBIF | 0000 000x | 48, 93 | | INTCON2 | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | _ | TMR0IP | _ | RBIP | 1111 -1-1 | 48, 94 | | INTCON3 | INT2P | INT1P | _ | INT2IE | INT1IE | _ | INT2IF | INT1IF | 11-0 0-00 | 48, 95 | | INDF0 | Uses content | s of FSR0 to | address data | memory – val | ue of FSR0 no | ot changed (no | ot a physical r | egister) | N/A | 48, 71 | | POSTINC0 | Uses content | Uses contents of FSR0 to address data memory – value of FSR0 not changed (not a physical register) Uses contents of FSR0 to address data memory – value of FSR0 post-incremented (not a physical register) | | | | | | | | 48, 71 | | POSTDEC0 | Uses content | s of FSR0 to a | address data | memory – val | ue of FSR0 po | st-decrement | ed (not a phys | sical register) | N/A | 48, 71 | | PREINC0 | Uses content | ts of FSR0 to | address data | memory – val | ue of FSR0 pi | re-incremente | d (not a physi | cal register) | N/A | 48, 71 | | PLUSW0 | Uses content | s of FSR0 to | address data | memory – val | ue of FSR0 of | fset by W (no | a physical re | gister) | N/A | 48, 71 | | FSR0H | _ | _ | _ | _ | Indirect Data | Memory Addi | ess Pointer 0 | High | 0000 | 48, 71 | | FSR0L | Indirect Data | Memory Addi | ress Pointer 0 | Low Byte | | | | | xxxx xxxx | 48, 71 | | WREG | Working regis | ster | | | | | | | xxxx xxxx | 48 | | INDF1 | Uses content | s of FSR1 to | address data | memory – val | ue of FSR1 no | ot changed (no | ot a physical r | egister) | N/A | 48, 71 | | POSTINC1 | Uses content | s of FSR1 to | address data | memory – val | ue of FSR1 po | ost-incremente | ed (not a phys | sical register) | N/A | 48, 71 | | POSTDEC1 | Uses content | s of FSR1 to a | address data | memory – val | ue of FSR1 po | st-decrement | ed (not a phys | sical register) | N/A | 48, 71 | | PREINC1 | Uses content | ts of FSR1 to | address data | memory – val | ue of FSR1 pi | re-incremente | d (not a physi | cal register) | N/A | 48, 71 | | PLUSW1 | Uses content | s of FSR1 to | address data | memory – val | ue of FSR1 of | ffset by W (no | a physical re | gister) | N/A | 48, 71 | | FSR1H | _ | _ | _ | _ | Indirect Data | Memory Addi | ess Pointer 1 | High | 0000 | 49, 71 | | FSR1L | Indirect Data | Memory Addi | ress Pointer 1 | Low Byte | | | | | xxxx xxxx | 49, 71 | | BSR | _ | _ | _ | _ | Bank Select | Register | | | 0000 | 49, 70 | | INDF2 | Uses content | s of FSR2 to | address data | memory – val | ue of FSR2 no | ot changed (no | ot a physical r | egister) | N/A | 49, 71 | | POSTINC2 | Uses content | ts of FSR2 to | address data | memory – val | ue of FSR2 po | ost-incremente | ed (not a phys | sical register) | N/A | 49, 71 | | POSTDEC2 | Uses content | s of FSR2 to a | address data | memory – val | ue of FSR2 po | st-decrement | ed (not a phys | sical register) | N/A | 49, 71 | | PREINC2 | Uses contents of FSR2 to address data memory – value of FSR2 post-decremented (not a physical register) Uses contents of FSR2 to address data memory – value of FSR2 pre-incremented (not a physical register) | | | | | | | | N/A | 49, 71 | | PLUSW2 | Uses content | ts of FSR2 to | address data | memory – val | ue of FSR2 of | ffset by W (no | a physical re | gister) | N/A | 49, 71 | | FSR2H | _ | _ | _ | _ | Indirect Data | Memory Addi | ess Pointer 2 | High | 0000 | 49, 71 | | FSR2L | Indirect Data | Memory Add | ress Pointer 2 | Low Byte | | | | | xxxx xxxx | 49, 71 | | STATUS | _ | _ | _ | N | OV | Z | DC | С | x xxxx | 49, 73 | | TMR0H | Timer0 regist | er High Byte | | • | | - | | - | 0000 0000 | 49, 135 | | TMR0L | | | | | | | | | xxxx xxxx | 49, 135 | | T0CON | TMDOON | Timer0 register Low Byte — TOPS3 TOPS2 TOPS1 TOPS0 | | | | | | | | | **Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition Note 1: RA6 and associated bits are configured as port pins in RCIO, ECIO and INTIO2 (with port function on RA6) Oscillator mode only, and read '0' in all other oscillator modes. - 2: RA7 and associated bits are configured as port pins in INTIO2 Oscillator mode only and read '0' in all other modes. - 3: Bit 21 of the PC is only available in Test mode and serial programming modes. - 4: If PBADEN = 0, PORTB<4:0> are configured as digital input and read unknown, and if PBADEN = 1, PORTB<4:0> are configured as analog input and read '0' following a Reset. - 5: These registers and/or bits are not implemented on the PIC18F2X31 devices, and read as '0'. - 6: The RE3 port bit is only available when MCLRE fuse (CONFIG3H<7>) is programmed to '0'. Otherwise, RE3 reads '0'. This bit is read-only. **REGISTER FILE SUMMARY (PIC18F2331/2431/4331/4431) (CONTINUED) TABLE 5-2:** | | | | | | | | | | | I | |-----------|-----------------------------------------|----------------------------|---------------------|--------------|----------------|-----------------------------|--------------|---------|-------------------|------------------| | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | | OSCCON | IDLEN | IRCF2 | IRCF1 | IRCF0 | OSTS | IOFS | SCS1 | SCS0 | 0000 q000 | 28, 49 | | LVDCON | _ | _ | IVRST | LVDEN | LVDL3 | LVDL2 | LVDL1 | LVDL0 | 00 0101 | 49, 263 | | WDTCON | WDTW | _ | _ | _ | _ | _ | _ | SWDTEN | 0000 0000 | 49, 279 | | RCON | IPEN | _ | _ | RI | TO | PD | POR | BOR | 01 11qq | 47, 74, 105 | | TMR1H | Timer1 regist | er High Byte | | | | | | | xxxx xxxx | 49, 141 | | TMR1L | Timer1 regist | er Low Byte | | | | | | | xxxx xxxx | 49, 141 | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 0000 0000 | 49, 137 | | TMR2 | Timer2 regist | er | | | | | | | 0000 0000 | 49, 143 | | PR2 | Timer2 Perio | d register | | | | | | | 1111 1111 | 49, 143 | | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | 49, 143 | | SSPBUF | SSP Receive | Buffer/Trans | mit register | | • | • | • | • | xxxx xxxx | 49, 220 | | SSPADD | SSP Address | register in I <sup>2</sup> | C Slave mode | . SSP Baud F | Rate Reload re | egister in I <sup>2</sup> C | Master mode. | | 0000 0000 | 49, 220 | | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | 49, 212 | | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 49, 213 | | ADRESH | A/D Result re | gister High B | yte | | | | | | xxxx xxxx | 50, 259 | | ADRESL | A/D Result re | gister Low By | ⁄te | | | | | | xxxx xxxx | 50, 259 | | ADCON0 | _ | _ | ACONV | ACSCH | ACMOD1 | ACMOD0 | GO/DONE | ADON | 00 0000 | 50, 244 | | ADCON1 | VCFG1 | VCFG0 | - | FIFOEN | BFEMT | FFOVFL | ADPNT1 | ADPNT0 | 00-0 1000 | 50, 245 | | ADCON2 | ADFM | ACQT3 | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | 0000 0000 | 50, 246 | | ADCON3 | ADRS1 | ADRS0 | - | SSRC4 | SSRC3 | SSRC2 | SSRC1 | SSRC0 | 00-0 0000 | 51. 247 | | ADCSH | GDSEL1 | GDSEL0 | GBSEL1 | GBSEL0 | GCSEL1 | GCSEL0 | GASEL1 | GASEL0 | 0000 0000 | 51, 248 | | CCPR1H | Capture/Com | npare/PWM re | gister1 High E | Byte | | | | | xxxx xxxx | 50, 152 | | CCPR1L | Capture/Com | npare/PWM re | gister1 Low B | syte | | | | | xxxx xxxx | 50, 152 | | CCP1CON | ı | 1 | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 0000 0000 | 50, 155,<br>149 | | CCPR2H | Capture/Com | npare/PWM re | gister2 High E | Byte | | | | | xxxx xxxx | 50, 152 | | CCPR2L | Capture/Com | pare/PWM re | gister2 Low B | yte | | | | | xxxx xxxx | 50, 152 | | CCP2CON | _ | _ | DC2B1 | DC2B0 | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 0000 | 50, 155 | | ANSEL1 | _ | _ | _ | _ | _ | _ | _ | ANS8 | 1 | 50, 249 | | ANSEL0 | ANS7 <sup>(6)</sup> | ANS6 <sup>(6)</sup> | ANS5 <sup>(6)</sup> | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 50, 249 | | T5CON | T5SEN | RESEN <sup>(5)</sup> | T5MOD | T5PS1 | T5PS0 | T5SYNC | TMR5CS | TMR5ON | 0100 0000 | 50, 145 | | QEICON | VELM | ERROR | UP/DOWN | QEIM2 | QEIM1 | QEIM0 | PDEC1 | PDEC0 | 0000 0000 | 50, 171 | | SPBRGH | Baud Rate Generator register, High Byte | | | | | | | | | 50, 225 | | SPBRG | USART Baud Rate Generator | | | | | | | | | 50, 225 | | RCREG | USART Receive register | | | | | | | | | 50, 233,<br>232 | | TXREG | USART Trans | smit register | | | | | | | 0000 0000 | 50, 230,<br>232 | | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 50, 222 | | RCSTA | SPEN | RX9 | SREN | CREN | ADEN | FERR | OERR | RX9D | 0000 000x | 50, 223 | | BAUDCTL | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | -1-1 0-00 | 50, 224 | Legend: - 2: RA7 and associated bits are configured as port pins in INTIO2 Oscillator mode only and read '0' in all other modes. - Bit 21 of the PC is only available in Test mode and serial programming modes. - If PBADEN = 0, PORTB<4:0> are configured as digital input and read unknown, and if PBADEN = 1, PORTB<4:0> are configured as analog input and read '0' following a Reset. - These registers and/or bits are not implemented on the PIC18F2X31 devices, and read as '0'. - The RE3 port bit is only available when MCLRE fuse (CONFIG3H<7>) is programmed to '0'. Otherwise, RE3 reads '0'. This bit is read-only. x = unknown, u = unchanged, - = unimplemented, q = value depends on condition RA6 and associated bits are configured as port pins in RCIO, ECIO and INTIO2 (with port function on RA6) Oscillator mode only, and read Note '0' in all other oscillator modes. TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2331/2431/4331/4431) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Details on page: | |----------------------|--------------------------------------------------------|-----------------------------------------------------------------------------|-----------------|----------------|--------------------|----------------|---------------------------------------|--------------------|----------------------|------------------| | EEADR | EEPROM Ad | ldress register | - | | | | | | 0000 0000 | 50, 85 | | EEDATA | EEPROM Da | ata register | | | | | | | 0000 0000 | 50, 88 | | EECON2 | EEPROM Co | ontrol register2 | 2 (not a physic | cal register) | | | | | 0000 0000 | 50, 76, 85 | | EECON1 | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | xx-0 x000 | 50, 77, 86 | | IPR3 | _ | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | 1 1111 | 50 | | PIR3 | _ | _ | 1 | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | 0 0000 | 50 | | PIE3 | _ | | 1 | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | 0 0000 | 50 | | IPR2 | OSFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | 11 -1-1 | 51, 103 | | PIR2 | OSFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | 00 -0-0 | 51, 97 | | PIE2 | OSFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | 00 -0-0 | 51, 100 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | -111 1111 | 51, 102 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | -000 0000 | 51, 96 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | -000 0000 | 51, 99 | | OSCTUNE | _ | _ | TUN5 | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | 00 0000 | 25, 51 | | ADCON3 | ADRS1 | ADRS0 | 1 | SSRC4 | SSRC3 | SSRC2 | SSRC1 | SSRC0 | 00-0 0000 | 50 | | ADCHS | GDSEL1 | GDSEL0 | GBSEL1 | GBSEL0 | GCSEL1 | GCSEL0 | GASEL1 | GASEL0 | 0000 0000 | 50 | | TRISE <sup>(5)</sup> | _ | | 1 | _ | _ | Data Direction | n bits for POF | RTE <sup>(5)</sup> | 111 | 51, 131 | | TRISD <sup>(5)</sup> | Data Direction Control register for PORTD | | | | | | | | | 51, 128 | | TRISC | Data Direction Control register for PORTC | | | | | | | | | 51, 123 | | TRISB | Data Direction Control register for PORTB | | | | | | | | | 51, 117 | | TRISA | TRISA7 <sup>(2)</sup> | TRISA6 <sup>(1)</sup> | Data Direction | on Control reg | ister for PORT | ГА | | | 1111 1111 | 51, 111 | | PR5H | Timer5 Perio | d register Higl | n Byte | | | | | | 1111 1111 | 50 | | PR5L | Timer5 Perio | d register Low | Byte | | | | | | 1111 1111 | 50 | | LATE <sup>(5)</sup> | _ | _ | _ | _ | _ | Read/Write F | PORTE Data L | _atch | xxx | 51, 132 | | LATD <sup>(5)</sup> | Read/Write P | ORTD Data L | .atch | | | | | | xxxx xxxx | 51, 128 | | LATC | Read/Write P | ORTC Data L | atch. | | | | | | xxxx xxxx | 51, 123 | | LATB | Read/Write P | ORTB Data L | atch. | | | | | | xxxx xxxx | 51, 117 | | LATA | LATA<7>(2) | LATA<6>(1) | Read/Write F | PORTA Data L | _atch | | | | xxxx xxxx | 51, 111 | | TMR5H | Timer5 Timer | r register High | Byte | | | | | | xxxx xxxx | 146 | | TMR5L | Timer5 Timer | register Low | Byte | | | | | | xxxx xxxx | 146 | | PORTE | _ | _ | _ | _ | RE3 <sup>(6)</sup> | Read PORTE | E pins,<br>E Data Latch <sup>(5</sup> | <b>i</b> ) | xxxx | 51, 132 | | PORTD | Read PORTD pins, Write PORTD Data Latch | | | | | | | | | 51, 128 | | PORTC | Read PORTC pins, Write PORTC Data Latch | | | | | | | | | 51, 123 | | PORTB | Read PORTB pins, Write PORTB Data Latch <sup>(4)</sup> | | | | | | | | | 51, 117 | | PORTA | RA7 <sup>(2)</sup> | 7 <sup>(2)</sup> RA6 <sup>(1)</sup> Read PORTA pins, Write PORTA Data Latch | | | | | | | xx0x 0000 | 51, 111 | | PTCON0 | PTOPS3 | PTOPS2 | PTOPS1 | PTOPS0 | PTCKPS1 | PTCKPS0 | PTMOD1 | PTMOD0 | 0000 0000 | 52, 186 | | PTCON1 | PTEN | PTDIR | _ | _ | _ | _ | _ | _ | 00 | 52, 186 | | PTMRL | PWM Time B | Base register ( | lower 8 bits). | | | | | | 0000 0000 | 184 | | PTMRH | | UNU | SED | | PWM | Time Base re | gister (Upper | 4 bits) | 0000 | 184 | Legend: x = unknown, u = unchanged, - = unimplemented, q = value depends on condition - 2: RA7 and associated bits are configured as port pins in INTIO2 Oscillator mode only and read '0' in all other modes. - 3: Bit 21 of the PC is only available in Test mode and serial programming modes. - 4: If PBADEN = 0, PORTB<4:0> are configured as digital input and read unknown, and if PBADEN = 1, PORTB<4:0> are configured as analog input and read '0' following a Reset. - 5: These registers and/or bits are not implemented on the PIC18F2X31 devices, and read as '0'. - 6: The RE3 port bit is only available when MCLRE fuse (CONFIG3H<7>) is programmed to '0'. Otherwise, RE3 reads '0'. This bit is read-only. Note 1: RA6 and associated bits are configured as port pins in RCIO, ECIO and INTIO2 (with port function on RA6) Oscillator mode only, and read '0' in all other oscillator modes. #### TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2331/2431/4331/4431) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | |----------------------|------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------|--------------|---------------|---------------|-----------------|-------------|-------------------|------------------| | PTPERL | PWM Time B | ase Period re | gister (Lower | 8 bits). | | | | | 1111 1111 | 184 | | PTPERH | | UNU | SED | | PWM Tim | e Base Perio | d register (Upp | per 4 bits) | 1111 | 184 | | PDC0L | PWM Duty C | ycle #0L regis | ster (Lower 8 | bits) | | | | | 00 0000 | 184 | | PDC0H | UNU | SED | | PWM Du | uty Cycle #0H | register (Upp | er 6 bits) | | 0000 0000 | 184 | | PDC1L | PWM Duty Cycle #1L register (Lower 8 bits) | | | | | | | | 0000 0000 | 184 | | PDC1H | UNU | SED | | PWM Du | uty Cycle #1H | register (Upp | er 6 bits) | | 00 0000 | 184 | | PDC2L | PWM Duty C | ycle #2L regis | ster (Lower 8 | bits) | | | | | 0000 0000 | 184 | | PDC2H | UNU | SED | | PWM Du | ıty Cycle #2H | register (Upp | er 6 bits) | | 00 0000 | 184 | | PDC3L | PWM Duty C | ycle #3L regis | ster (Lower 8 | bits) | | | | | 0000 0000 | 184 | | PDC3H | UNU | SED | | PWM Du | uty Cycle #3H | register (Upp | er 6 bits) | | 00 0000 | 184 | | SEVTCMPL | PWM Specia | I Event Comp | are register (l | ower 8 bits) | | | | | 0000 0000 | N/A | | SEVTCMPH | | UNU | SED | | PWM Spe | cial Event Co | mpare reg (Up | per 4 bits) | 0000 | N/A | | PWMCON0 | _ | PWMEN2 | PWMEN1 | PWMEN0 | PMOD3 | PMOD2 | PMOD1 | PMOD0 | -101 0000 | 52, 187 | | PWMCON1 | SEVOPS3 | SEVOPS2 | SEVOPS1 | SEVOPS0 | SEVTDIR | _ | UDIS | OSYNC | 0000 0-00 | 52, 188 | | DTCON | DTPS1 | DTPS0 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | 0000 0000 | 52, 200 | | FLTCONFIG | _ | FLTBS | FLTBMOD | FLTBEN | FLTCON | FLTAS | FLTAMOD | FLTAEN | -000 0000 | 52, 208 | | OVDCOND | POVD7 | POVD6 | POVD5 | POVD4 | POVD3 | POVD2 | POVD1 | POVD0 | 1111 1111 | 52, 203 | | OVDCONS | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | 0000 0000 | 52, 204 | | CAP1BUFH/<br>VELRH | | gister, High By<br>ster, High Byte | | | | | | | xxxx xxxx | 52, | | CAP1BUFL/<br>VELRL | | gister Low Byt<br>ster, Low Byte | te/ | | | | | | xxxx xxxx | 52 | | CAP2BUFH/<br>POSCNTH | Capture 2 reg<br>QEI Position | gister, High By<br>Counter regis | /te/<br>iter, High Byte | <b>)</b> | | | | | xxxx xxxx | 52 | | CAP2BUFL/<br>POSCNTL | Capture 2 Reg., Low Byte/<br>QEI Position Counter register, Low Byte | | | | | | | | xxxx xxxx | 52 | | CAP3BUFH/<br>MAXCNTH | Capture 3 Reg., High Byte/<br>QEI Max. Count Limit register, High Byte | | | | | | | | xxxx xxxx | 53 | | CAP3BUFL/<br>MAXCNTL | Capture 3 Reg., Low Byte/<br>QEI Max. Count Limit register, Low Byte | | | | | | | | xxxx xxxx | 53 | | CAP1CON | _ | CAP1REN | CAP1REN — CAP1M3 CAP1M2 CAP1M1 CAP1M0 | | | | | | -0-0 0000 | 53, 163 | | CAP2CON | _ | CAP2REN | _ | _ | CAP2M3 | CAP2M2 | CAP2M1 | CAP2M0 | -0-0 0000 | 53, 163 | | CAP3CON | _ | CAP3REN | - | _ | CAP3M3 | CAP3M2 | CAP3M1 | CAP3M0 | -0-0 0000 | 53, 163 | | DFLTCON | _ | FLT4EN | FLT3EN | FLT2EN | FLT1EN | FLTCK2 | FLTCK1 | FLTCK0 | -000 0000 | 53, 178 | Legend: x = unknown, u = unchanged, - = unimplemented, q = value depends on condition **1:** RA6 and associated bits are configured as port pins in RCIO, ECIO and INTIO2 (with port function on RA6) Oscillator mode only, and read '0' in all other oscillator modes. - 2: RA7 and associated bits are configured as port pins in INTIO2 Oscillator mode only and read '0' in all other modes. - 3: Bit 21 of the PC is only available in Test mode and serial programming modes. - 4: If PBADEN = 0, PORTB<4:0> are configured as digital input and read unknown, and if PBADEN = 1, PORTB<4:0> are configured as analog input and read '0' following a Reset. - 5: These registers and/or bits are not implemented on the PIC18F2X31 devices, and read as '0'. - 6: The RE3 port bit is only available when MCLRE fuse (CONFIG3H<7>) is programmed to '0'. Otherwise, RE3 reads '0'. This bit is read-only. #### 5.10 Access Bank The Access Bank is an architectural enhancement which is very useful for C compiler code optimization. The techniques used by the C compiler may also be useful for programs written in assembly. This data memory region can be used for: - · Intermediate computational values - · Local variables of subroutines - Faster context saving/switching of variables - · Common variables - Faster evaluation/control of SFRs (no banking) The Access Bank is comprised of the last 128 bytes in Bank 15 (SFRs) and the first 128 bytes in Bank 0. These two sections will be referred to as Access RAM High and Access RAM Low, respectively. Figure 5-6 indicates the Access RAM areas. A bit in the instruction word specifies if the operation is to occur in the bank specified by the BSR register or in the Access Bank. This bit is denoted as the 'a' bit (for access bit). When forced in the Access Bank (a = 0), the last address in Access RAM Low is followed by the first address in Access RAM High. Access RAM High maps the Special Function Registers, so these registers can be accessed without any software overhead. This is useful for testing status flags and modifying control bits. #### 5.11 Bank Select Register (BSR) The need for a large general purpose memory space dictates a RAM banking scheme. The data memory is partitioned into as many as sixteen banks. When using direct addressing, the BSR should be configured for the desired bank. BSR<3:0> holds the upper 4 bits of the 12-bit RAM address. The BSR<7:4> bits will always read '0's, and writes will have no effect (see Figure 5-7). A ${\tt MOVLB}$ instruction has been provided in the instruction set to assist in selecting banks. If the currently selected bank is not implemented, any read will return all '0's and all writes are ignored. The Status register bits will be set/cleared as appropriate for the instruction performed. Each Bank extends up to FFh (256 bytes). All data memory is implemented as static RAM. A MOVFF instruction ignores the BSR, since the 12-bit addresses are embedded into the instruction word. Section 5.12 "Indirect Addressing, INDF and FSR Registers" provides a description of indirect addressing, which allows linear addressing of the entire RAM space. FIGURE 5-7: DIRECT ADDRESSING - Note 1: For register file map detail, see Table 5-1. - 2: The access bit of the instruction can be used to force an override of the selected bank (BSR<3:0>) to the registers of the Access Bank. - 3: The MOVFF instruction embeds the entire 12-bit address in the instruction. # 5.12 Indirect Addressing, INDF and FSR Registers Indirect addressing is a mode of addressing data memory, where the data memory address in the instruction is not fixed. An FSR register is used as a pointer to the data memory location that is to be read or written. Since this pointer is in RAM, the contents can be modified by the program. This can be useful for data tables in the data memory and for software stacks. Figure 5-8 shows how the fetched instruction is modified prior to being executed. Indirect addressing is possible by using one of the INDF registers. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF register itself, indirectly (FSR = 0), will read 00h. Writing to the INDF register indirectly, results in a no operation. The FSR register contains a 12-bit address, which is shown in Figure 5-9. The INDFn register is not a physical register. Addressing INDFn actually addresses the register whose address is contained in the FSRn register (FSRn is a pointer). This is indirect addressing. Example 5-5 shows a simple use of indirect addressing to clear the RAM in Bank 1 (locations 100h-1FFh) in a minimum number of instructions. # EXAMPLE 5-5: HOW TO CLEAR RAM (BANK 1) USING INDIRECT ADDRESSING | | LFSR | FSR0, 0x100 | ; | | |---------|-------|-------------|---|----------------| | NEXT | CLRF | POSTINC0 | ; | Clear INDF | | | | | ; | register then | | | | | ; | inc pointer | | | BTFSS | FSROH, 1 | ; | All done with | | | | | ; | Bank1? | | | GOTO | NEXT | ; | NO, clear next | | CONTINU | JE | | ; | YES, continue | There are three indirect addressing registers. To address the entire data memory space (4096 bytes), these registers are 12-bits wide. To store the 12 bits of addressing information, two 8-bit registers are required: - 1. FSR0: composed of FSR0H:FSR0L - 2. FSR1: composed of FSR1H:FSR1L - FSR2: composed of FSR2H:FSR2L In addition, there are registers INDF0, INDF1 and INDF2, which are not physically implemented. Reading or writing to these registers activates indirect addressing, with the value in the corresponding FSR register being the address of the data. If an instruction writes a value to INDF0, the value will be written to the address pointed to by FSR0H:FSR0L. A read from INDF1 reads the data from the address pointed to by FSR1H:FSR1L. INDFn can be used in code anywhere an operand can be used. If INDF0, INDF1 or INDF2 are read indirectly via a FSR, all '0's are read (zero bit is set). Similarly, if INDF0, INDF1 or INDF2 are written to indirectly, the operation will be equivalent to a ${\tt NOP}$ instruction and the Status bits are not affected. # 5.12.1 INDIRECT ADDRESSING OPERATION Each FSR register has an INDF register associated with it, plus four additional register addresses. Performing an operation using one of these five registers determines how the FSR will be modified during indirect addressing. When data access is performed using one of the five INDFn locations, the address selected will configure the FSRn register to: - Do nothing to FSRn after an indirect access (no change) INDFn - Auto-decrement FSRn after an indirect access (post-decrement) – POSTDECn - Auto-increment FSRn after an indirect access (post-increment) – POSTINCn - Auto-increment FSRn before an indirect access (pre-increment) – PREINCn - Use the value in the WREG register as an offset to FSRn. Do not modify the value of the WREG or the FSRn register after an indirect access (no change) – PLUSWn When using the auto-increment or auto-decrement features, the effect on the FSR is not reflected in the Status register. For example, if the indirect address causes the FSR to equal '0', the Z bit will not be set. Auto-incrementing or auto-decrementing a FSR affects all 12 bits. That is, when FSRnL overflows from an increment, FSRnH will be incremented automatically. Adding these features allows the FSRn to be used as a stack pointer, in addition to its uses for table operations in data memory. Each FSR has an address associated with it that performs an indexed indirect access. When a data access to this INDFn location (PLUSWn) occurs, the FSRn is configured to add the signed value in the WREG register and the value in FSR to form the address before an indirect access. The FSR value is not changed. The WREG offset range is -128 to +127. If an FSR register contains a value that points to one of the INDFn, an indirect read will read 00h (zero bit is set), while an indirect write will be equivalent to a NOP (Status bits are not affected). If an indirect addressing write is performed when the target address is an FSRnH or FSRnL register, the data is written to the FSR register, but no pre- or post-increment/decrement is performed. FIGURE 5-8: INDIRECT ADDRESSING OPERATION ### FIGURE 5-9: INDIRECT ADDRESSING ### 5.13 Status Register The Status register, shown in Register 5-2, contains the arithmetic status of the ALU. The Status register can be the operand for any instruction, as with any other register. If the Status register is the destination for an instruction that affects the Z, DC, C, OV or N bits, then the write to these five bits is disabled. These bits are set or cleared according to the device logic. Therefore, the result of an instruction with the Status register as destination may be different than intended. For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the Status register as 000u uluu (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF, MOVFF and MOVWF instructions are used to alter the Status register, because these instructions do not affect the Z, C, DC, OV or N bits in the Status register. For other instructions not affecting any status bits, see Table 23-2. Note: The <u>C and DC</u> bits operate as a borrow and digit borrow bit respectively, in subtraction. ### **REGISTER 5-2: STATUS REGISTER** | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | |-------|-----|-----|-------|-------|-------|-------|-------| | _ | _ | _ | N | OV | Z | DC | С | | bit 7 | | | | | | | bit 0 | ### bit 7-5 Unimplemented: Read as '0' bit 4 N: Negative bit This bit is used for signed arithmetic (2's complement). It indicates whether the result was negative (ALU MSB = 1). - 1 = Result was negative - 0 = Result was positive - bit 3 **OV:** Overflow bit This bit is used for signed arithmetic (2's complement). It indicates an overflow of the 7-bit magnitude, which causes the sign bit (bit7) to change state. - 1 = Overflow occurred for signed arithmetic (in this arithmetic operation) - 0 = No overflow occurred - bit 2 Z: Zero bit - 1 = The result of an arithmetic or logic operation is zero - 0 = The result of an arithmetic or logic operation is not zero - bit 1 **DC:** Digit carry/borrow bit For ADDWF, ADDLW, SUBLW and SUBWF instructions - 1 = A carry-out from the 4th low order bit of the result occurred - 0 = No carry-out from the 4th low order bit of the result **Note:** For borrow, the polarity is reversed. A subtraction is executed by adding the 2's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the bit 4 or bit 3 of the source register. ### bit 0 C: Carry/borrow bit For ADDWF, ADDLW, SUBLW and SUBWF instructions - 1 = A carry-out from the Most Significant bit of the result occurred - 0 = No carry-out from the Most Significant bit of the result occurred **Note:** For borrow, the polarity is reversed. A subtraction is executed by adding the 2's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high- or low-order bit of the source register. | Legend: | | | | |--------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | ### 5.14 RCON Register The Reset Control (RCON) register contains flag bits that allow differentiation between the sources of a device Reset. These flags include the TO, PD, POR, BOR and RI bits. This register is readable and writable. - Note 1: If the BOREN configuration bit is set (Brown-out Reset enabled), the BOR bit is '1' on a Power-on Reset. After a Brown-out Reset has occurred, the BOR bit will be cleared and must be set by firmware to indicate the occurrence of the next Brown-out Reset. - 2: It is recommended that the POR bit be set after a Power-on Reset has been detected, so that subsequent Power-on Resets may be detected. ### **REGISTER 5-3: RCON REGISTER** | R/W-0 | U-0 | U-0 | R/W-1 | R-1 | R-1 | R/W-0 | R/W-0 | | |-------|-----|-----|-------|-----|-----|-------|-------|--| | IPEN | _ | _ | RI | TO | PD | POR | BOR | | | bit 7 | | | | | | | bit 0 | | - bit 7 IPEN: Interrupt Priority Enable bit - 1 = Enable priority levels on interrupts - 0 = Disable priority levels on interrupts (PIC16CXXX Compatibility mode) - bit 6-5 Unimplemented: Read as '0' - bit 4 RI: RESET Instruction Flag bit - 1 = The RESET instruction was not executed (set by firmware only) - 0 = The RESET instruction was executed causing a device Reset (must be set in firmware after a Brown-out Reset occurs) - bit 3 TO: Watchdog Time-out Flag bit - 1 = Set by power-up, CLRWDT instruction, or SLEEP instruction - 0 = A WDT time-out occurred - bit 2 PD: Power-down Detection Flag bit - 1 = Set by power-up or by the CLRWDT instruction - 0 = Cleared by execution of the SLEEP instruction - bit 1 POR: Power-on Reset Status bit - 1 = A Power-on Reset has not occurred (set by firmware only) - 0 = A Power-on Reset occurred (must be set in firmware after a Power-on Reset occurs) - bit 0 BOR: Brown-out Reset Status bit - 1 = A Brown-out Reset has not occurred (set by firmware only) - 0 = A Brown-out Reset occurred (must be set in firmware after a Brown-out Reset occurs) ### Legend: | R = Readable bit | W = Writable bit | U = Unimplemented | ted bit, read as '0' | | | |--------------------|------------------|----------------------|----------------------|--|--| | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | ### 6.0 FLASH PROGRAM MEMORY The Flash program memory is readable, writable and erasable during normal operation over the entire VDD range. A read from program memory is executed on one byte at a time. A write to program memory is executed on blocks of 8 bytes at a time. Program memory is erased in blocks of 64 bytes at a time. A bulk erase operation may not be issued from user code. While writing or erasing program memory, instruction fetches cease until the operation is complete. The program memory cannot be accessed during the write or erase, therefore, code cannot execute. An internal programming timer terminates program memory writes and erases. A value written to program memory does not need to be a valid instruction. Executing a program memory location that forms an invalid instruction results in a NOP. ### 6.1 Table Reads and Table Writes In order to read and write program memory, there are two operations that allow the processor to move bytes between the program memory space and the data RAM: - Table Read (TBLRD) - Table Write (TBLWT) The program memory space is 16-bits wide, while the data RAM space is 8-bits wide. Table reads and table writes move data between these two memory spaces through an 8-bit register (TABLAT). Table read operations retrieve data from program memory and place it into TABLAT in the data RAM space. Figure 6-1 shows the operation of a table read with program memory and data RAM. Table write operations store data from TABLAT in the data memory space into holding registers in program memory. The procedure to write the contents of the holding registers into program memory is detailed in **Section 6.5 "Writing to Flash Program Memory"**. Figure 6-2 shows the operation of a table write with program memory and data RAM. Table operations work with byte entities. A table block containing data, rather than program instructions, is not required to be word aligned. Therefore, a table block can start and end at any byte address. If a table write is being used to write executable code into program memory, program instructions will need to be word aligned, (TBLPTRL<0> = 0). The EEPROM on-chip timer controls the write and erase times. The write and erase voltages are generated by an on-chip charge pump rated to operate over the voltage range of the device for byte or word operations. FIGURE 6-1: TABLE READ OPERATION © 2003 Microchip Technology Inc. Preliminary DS39616B-page 75 #### FIGURE 6-2: TABLE WRITE OPERATION ### 6.2 Control Registers Several control registers are used in conjunction with the TBLRD and TBLWT instructions. These include the: Section 6.5 "Writing to Flash Program Memory". - EECON1 register - · EECON2 register - TABLAT register - · TBLPTR registers #### 6.2.1 EECON1 AND EECON2 REGISTERS EECON1 is the control register for memory accesses. EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the memory write and erase sequences. Control bit EEPGD determines if the access will be to program or data EEPROM memory. When clear, operations will access the data EEPROM memory. When set, program memory is accessed. Control bit CFGS determines if the access will be to the configuration registers or to program memory/data EEPROM memory. When set, subsequent operations access configuration registers. When CFGS is clear, the EEPGD bit selects either program Flash or data EEPROM memory. The FREE bit controls program memory erase operations. When the FREE bit is set, the erase operation is initiated on the next WR command. When FREE is clear, only writes are enabled. The WREN bit enables and disables erase and write operations. When set, erase and write operations are allowed. When clear, erase and write operations are disabled – the WR bit cannot be set while the WREN bit is clear. This process helps to prevent accidental writes to memory due to errant (unexpected) code execution. Firmware should keep the WREN bit clear at all times, except when starting erase or write operations. Once firmware has set the WR bit, the WREN bit may be cleared. Clearing the WREN bit will not affect the operation in progress. The WRERR bit is set when a write operation is interrupted by a Reset. In these situations, the user can check the WRERR bit and rewrite the location. It will be necessary to reload the data and address registers (EEDATA and EEADR) as these registers have cleared as a result of the Reset. Control bits RD and WR start read and erase/write operations, respectively. These bits are set by firmware, and cleared by hardware at the completion of the operation. The RD bit cannot be set when accessing program memory (EEPGD = 1). Program memory is read using table read instructions. See **Section 6.3** "**Reading the Flash Program Memory**" regarding table reads. **Note:** Interrupt flag bit EEIF, in the PIR2 register, is set when the write is complete. It must be cleared in software. #### **REGISTER 6-1: EECON1 REGISTER** | R/W-x | R/W-x | U-0 | R/W-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 | |-------|-------|-----|-------|-------|-------|-------|-------| | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | | bit 7 | | | | | | | bit 0 | bit 0 bit 7 **EEPGD:** Flash Program or Data EEPROM Memory Select bit > 1 = Access program Flash memory 0 = Access data EEPROM memory bit 6 CFGS: Flash Program/Data EE or Configuration Select bit 1 = Access configuration registers 0 = Access program Flash or data EEPROM memory Unimplemented: Read as '0' bit 5 bit 4 FREE: Flash Row Erase Enable bit > 1 = Erase the program memory row addressed by TBLPTR on the next WR command (cleared by completion of erase operation – TBLPTR<5:0> are ignored) 0 = Perform write only bit 3 WRERR: EEPROM Error Flag bit 1 = A write operation was prematurely terminated (any Reset during self-timed 0 = The write operation completed normally When a WRERR occurs, the EEPGD and CFGS bits are not cleared. This allows Note: tracing of the error condition. bit 2 WREN: Write Enable bit 1 = Allows erase or write cycles 0 = Inhibits erase or write cycles bit 1 WR: Write Control bit 1 = Initiates a data EEPROM erase/write cycle or a program memory erase cycle or write (The operation is self-timed and the bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.) 0 = Write cycle completed bit 0 RD: Read Control bit > 1 = Initiates a memory read (Read takes one cycle. RD is cleared in hardware. The RD bit can only be set (not cleared) in software. RD bit cannot be set when EEPGD = 1.) 0 = Read completed Legend: S = Settable only U = Unimplemented bit, read as '0' R = Readable bit W = Writable bit - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 6.2.2 TABLAT – TABLE LATCH REGISTER The Table Latch (TABLAT) is an 8-bit register mapped into the SFR space. The Table Latch is used to hold 8-bit data during data transfers between program memory and data RAM. # 6.2.3 TBLPTR – TABLE POINTER REGISTER The Table Pointer (TBLPTR) addresses a byte within the program memory. The TBLPTR is comprised of three SFR registers: Table Pointer Upper Byte, Table Pointer High Byte and Table Pointer Low Byte (TBLPTRU:TBLPTRH:TBLPTRL). These three registers join to form a 22-bit wide pointer. The low order 21 bits allow the device to address up to 2 Mbytes of program memory space. Setting the 22nd bit allows access to the Device ID, the User ID and the Configuration bits. The TBLPTR is used by the TBLRD and TBLWT instructions. These instructions can update the TBLPTR in one of four ways based on the table operation. These operations are shown in Table 6-1. These operations on the TBLPTR only affect the low order 21 bits. ### 6.2.4 TABLE POINTER BOUNDARIES TBLPTR is used in reads, writes and erases of the Flash program memory. When a TBLRD is executed, all 22 bits of the Table Pointer determine which byte is read from program or configuration memory into TABLAT. When a TBLWT is executed, the three LSbs of the Table Pointer (TBLPTR<2:0>) determine which of the eight program memory holding registers is written to. When the timed write to program memory (long write) begins, the 19 MSbs of the Table Pointer, TBLPTR (TBLPTR<21:3>), will determine which program memory block of 8 bytes is written to (TBLPTR<2:0> are ignored). For more detail, see Section 6.5 "Writing to Flash Program Memory". When an erase of program memory is executed, the 16 MSbs of the Table Pointer (TBLPTR<21:6>) point to the 64-byte block that will be erased. The Least Significant bits (TBLPTR<5:0>) are ignored. Figure 6-3 describes the relevant boundaries of TBLPTR based on Flash program memory operations. | IADEL 0-1. | TABLE I SHITER ST ERATIONS WITH IBERD AND IBENT INSTRUCTIONS | | | | | | | | |--------------------|--------------------------------------------------------------|--|--|--|--|--|--|--| | Example | Operation on Table Pointer | | | | | | | | | TBLRD* TBLWT* | TBLPTR is not modified | | | | | | | | | TBLRD*+<br>TBLWT*+ | TBLPTR is incremented after the read/write | | | | | | | | | TBLRD*-<br>TBLWT*- | TBLPTR is decremented after the read/write | | | | | | | | | TBLRD+* | TBLPTR is incremented before the read/write | | | | | | | | TABLE 6-1: TABLE POINTER OPERATIONS WITH TBLRD AND TBLWT INSTRUCTIONS ### FIGURE 6-3: TABLE POINTER BOUNDARIES BASED ON OPERATION # 6.3 Reading the Flash Program Memory The TBLRD instruction is used to retrieve data from program memory and placed into data RAM. Table reads from program memory are performed one byte at a time. TBLPTR points to a byte address in program space. Executing a TBLRD instruction places the byte pointed to into TABLAT. In addition, TBLPTR can be modified automatically for the next table read operation. The internal program memory is typically organized by words. The Least Significant bit of the address selects between the high and low bytes of the word. Figure 6-4 shows the interface between the internal program memory and the TABLAT. ### FIGURE 6-4: READS FROM FLASH PROGRAM MEMORY ### EXAMPLE 6-1: READING A FLASH PROGRAM MEMORY WORD ``` MOVLW CODE ADDR UPPER ; Load TBLPTR with the base MOVWF TBLPTRU ; address of the word MOVLW CODE ADDR HIGH MOVWF TBLPTRH MOVLW CODE ADDR LOW MOVWF TBLPTRL READ WORD TBLRD*+ ; read into TABLAT and increment TBLPTR MOVFW TABLAT ; get data MOVWF WORD_EVEN ; read into TABLAT and increment TBLPTR TRI-RD*+ MOVFW TABLAT ; get data MOVWF WORD ODD ``` ### 6.4 Erasing Flash Program Memory The minimum erase block size is 32 words or 64 bytes under firmware control. Only through the use of an external programmer, or through ICSP control can larger blocks of program memory be bulk erased. Word erase in Flash memory is not supported. When initiating an erase sequence from the micro-controller itself, a block of 64 bytes of program memory is erased. The Most Significant 16 bits of the TBLPTR<21:6> point to the block being erased. TBLPTR<5:0> are ignored. The EECON1 register commands the erase operation. The EEPGD bit must be set to point to the Flash program memory. The CFGS bit must be clear to access program Flash and data EEPROM memory. The WREN bit must be set to enable write operations. The FREE bit is set to select an erase operation. The WR bit is set as part of the required instruction sequence (as shown in Example 6-2), and starts the actual erase operation. It is not necessary to load the TABLAT register with any data, as it is ignored. For protection, the write initiate sequence using EECON2 must be used. A long write is necessary for erasing the internal Flash. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer. # 6.4.1 FLASH PROGRAM MEMORY ERASE SEQUENCE The sequence of events for erasing a block of internal program memory location is: - Load table pointer with address of row being erased. - Set the EECON1 register for the erase operation: - set EEPGD bit to point to program memory; - clear the CFGS bit to access program memory; - set WREN bit to enable writes; - set FREE bit to enable the erase. - 3. Disable interrupts. - 4. Write 55h to EECON2. - 5. Write AAh to EECON2. - Set the WR bit. This will begin the row erase cycle. - 7. The CPU will stall for duration of the erase (about 2 ms using internal timer). - 8. Execute a NOP. - Re-enable interrupts. ### EXAMPLE 6-2: ERASING A FLASH PROGRAM MEMORY ROW ``` MOVLW CODE ADDR UPPER ; load TBLPTR with the base ; address of the memory block MOVWF TBLPTRU MOVLW CODE ADDR HIGH MOVWE TBLPTRH MOVLW CODE ADDR LOW MOVWF TBLPTRL ERASE ROW BSF EECON1, EEPGD ; point to Flash program memory EECON1, WREN BSF ; enable write to memory BSF EECON1, FREE ; enable Row Erase operation INTCON, GIE BCF ; disable interrupts MOVLW 55h MOVWF EECON2 ; write 55H Required M.TVOM AAh EECON2 MOVWF : write AAH Sequence BSF EECON2,WR ; start erase (CPU stall) NOP BSF INTCON, GIE ; re-enable interrupts ``` #### 6.5 Writing to Flash Program Memory The programming block size is 4 words or 8 bytes. Word or byte programming is not supported. Table writes are used internally to load the holding registers needed to program the Flash memory. There are 8 holding registers used by the table writes for programming. Since the Table Latch (TABLAT) is only a single byte. the TBLWT instruction has to be executed 8 times for each programming operation. All of the table write operations will essentially be short writes, because only the holding registers are written. At the end of updating 8 registers, the EECON1 register must be written to, to start the programming operation with a long write. The long write is necessary for programming the internal Flash. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer. FIGURE 6-5: TABLE WRITES TO FLASH PROGRAM MEMORY #### FLASH PROGRAM MEMORY WRITE 6.5.1 **SEQUENCE** The sequence of events for programming an internal program memory location should be: - Read 64 bytes into RAM. - Update data values in RAM as necessary. - Load Table Pointer with address being erased. - Do the row erase procedure (see Section 6.4.1 "Flash Program Memory Erase Sequence"). - Load Table Pointer with address of first byte being written. - Write the first 8 bytes into the holding registers with auto-increment. - 7. Set the EECON1 register for the write operation: - set EEPGD bit to point to program memory; - clear the CFGS bit to access program memory; - set WREN bit to enable byte writes. - Disable interrupts. - Write 55h to EECON2. - 10. Write AAh to EECON2. - 11. Set the WR bit. This will begin the write cycle. - 12. The CPU will stall for duration of the write (about 2 ms using internal timer). - 13. Execute a NOP. - 14. Re-enable interrupts. - 15. Repeat steps 6-14 seven times, to write 64 bytes. - 16. Verify the memory (table read). This procedure will require about 18 ms to update one row of 64 bytes of memory. An example of the required code is given in Example 6-3. ### **EXAMPLE 6-3: WRITING TO FLASH PROGRAM MEMORY** ``` ; number of bytes in erase block MOVLW D'64 MOVWF COUNTER MOVLW BUFFER_ADDR_HIGH ; point to buffer MOVWF FSR0H MOVLW BUFFER ADDR_LOW MOVWF FSROL MOVLW CODE ADDR UPPER ; Load TBLPTR with the base MOVWF TBLPTRU ; address of the memory block MOVLW CODE_ADDR_HIGH MOVWF TBLPTRH MOVLW CODE ADDR LOW ; 6 LSB = 0 MOVWF TBLPTRL READ BLOCK TBLRD*+ ; read into TABLAT, and inc MOVFW TABLAT ; get data MOVWF POSTINCO ; store data and increment FSR0 DECFSZ COUNTER ; done? GOTO READ_BLOCK ; repeat MODIFY WORD MOVLW DATA ADDR HIGH ; point to buffer MOVWF FSR0H MOVLW DATA_ADDR_LOW MOVWF FSR0L MOVLW NEW DATA LOW ; update buffer word and increment FSR0 MOVWF POSTINCO MOVLW NEW DATA HIGH ; update buffer word MOVWF INDF0 ERASE BLOCK MOVLW CODE_ADDR_UPPER ; load TBLPTR with the base MOVWF TBLPTRU ; address of the memory block MOVLW CODE ADDR HIGH MOVWF TBLPTRH MOVLW CODE ADDR_LOW ; 6 LSB = 0 MOVWF TBLPTRL ; point to PROG/EEPROM memory BCF EECON1, CFGS BSF EECON1, EEPGD ; point to Flash program memory EECON1,WREN ; enable write to memory EECON1,FREE ; enable Row Erase operations BSF ; enable Row Erase operation INTCON,GIE ; disable interrupts BCF MOVLW ; Required sequence 55h MOVWF EECON2 ; write 55H MOVLW AAh MOVWF EECON2 ; write AAH BSF EECON1,WR ; start erase (CPU stall) BSF INTCON, GIE ; re-enable interrupts WRITE_BUFFER_BACK MOVLW 8 ; number of write buffer groups of 8 bytes COUNTER HI MOVWF MOVLW BUFFER ADDR HIGH ; point to buffer MOVWF FSR0H BUFFER_ADDR_LOW MOVLW MOVWF FSROL PROGRAM LOOP MOVLW 8 ; number of bytes in holding register MOVWF COUNTER WRITE_WORD_TO_HREGS MOVFW POSTINCO ; get low byte of buffer data and increment FSR0 MOVWF TABLAT ; present data to table latch TBLWT+* ; short write ; to internal TBLWT holding register, increment ; TBLPTR DECFSZ COUNTER ; loop until buffers are full GOTO WRITE WORD TO HREGS ``` ### **EXAMPLE 6-3: WRITING TO FLASH PROGRAM MEMORY (CONTINUED)** ``` PROGRAM MEMORY INTCON, GIE ; disable interrupts MOVLW 55h ; required sequence MOVWF EECON2 ; write 55H MOVLW AAh MOVWF EECON2 ; write AAH BSF EECON1,WR ; start program (CPU stall) NOP BSF INTCON, GIE ; re-enable interrupts DECFSZ COUNTER HI ; loop until done GOTO PROGRAM LOOP EECON1, WREN ; disable write to memory ``` ### 6.5.2 WRITE VERIFY Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit. # 6.5.3 UNEXPECTED TERMINATION OF WRITE OPERATION If a write is terminated by an unplanned event, such as loss of power or an unexpected Reset, the memory location just programmed should be verified and reprogrammed if needed. The WRERR bit is set when a write operation is interrupted by a MCLR Reset, or a WDT Time-out Reset during normal operation. In these situations, users can check the WRERR bit and rewrite the location. # 6.6 Flash Program Operation During Code Protection See Section 22.5 "Program Verification and Code Protection" for details on code protection of Flash program memory. TABLE 6-2: REGISTERS ASSOCIATED WITH PROGRAM FLASH MEMORY | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR, BOR | Value on<br>all other<br>Resets | |---------|------------|--------------|-------------|------------|------------------------|-------------|---------|---------|-----------------------|---------------------------------| | TBLPTRU | _ | İ | bit21 | • | Memory Tal<br><20:16>) | ole Pointer | | 00 0000 | 00 0000 | | | TBPLTRH | Program Me | emory Table | | 0000 0000 | 0000 0000 | | | | | | | TBLPTRL | Program Me | emory Table | | 0000 0000 | 0000 0000 | | | | | | | TABLAT | Program Me | emory Table | Latch | | | | | | 0000 0000 | 0000 0000 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INTF | RBIF | 0000 000x | 0000 000u | | EECON2 | EEPROM C | ontrol Regis | ter2 (not a | physical r | egister) | | | | _ | _ | | EECON1 | EEPGD | CFGS | | FREE | WRERR | WREN | WR | RD | xx-0 x000 | uu-0 u000 | | IPR2 | OSFIP | I | I | EEIP | _ | 11 -1-1 | 11 -1-1 | | | | | PIR2 | OSFIF | _ | | EEIF | _ | LVDIF | _ | CCP2IF | 00 -0-0 | 00 -0-0 | | PIE2 | OSFIE | | | EEIE | _ | LVDIE | | CCP2IE | 00 -0-0 | 00 -0-0 | **Legend:** x = unknown, u = unchanged, r = reserved, - = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access. NOTES: ### 7.0 DATA EEPROM MEMORY The Data EEPROM is readable and writable during normal operation over the entire VDD range. The data memory is not directly mapped in the register file space. Instead, it is indirectly addressed through the Special Function Registers (SFR). There are four SFRs used to read and write the program and data EEPROM memory. These registers are: - EECON1 - EECON2 - EEDATA - EEADR The EEPROM data memory allows byte read and write. When interfacing to the data memory block, EEDATA holds the 8-bit data for read/write and EEADR holds the address of the EEPROM location being accessed. These devices have 256 bytes of data EEPROM with an address range from 00h to FFh. The EEPROM data memory is rated for high erase/ write cycle endurance. A byte write automatically erases the location and writes the new data (erase-before-write). The write time is controlled by an on-chip timer. The write time will vary with voltage and temperature, as well as from chip-to-chip. Please refer to parameter D122 (Table 25-1 in **Section 25.0 "Electrical Characteristics"**) for exact limits. ### 7.1 EEADR The address register can address 256 bytes of data EEPROM. ### 7.2 EECON1 and EECON2 Registers EECON1 is the control register for memory accesses. EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the memory write and erase sequences. Control bit EEPGD determines if the access will be to program or data EEPROM memory. When clear, operations will access the data EEPROM memory. When set, program memory is accessed. Control bit CFGS determines if the access will be to the configuration registers or to program memory/data EEPROM memory. When set, subsequent operations access configuration registers. When CFGS is clear, the EEPGD bit selects either program Flash or data EEPROM memory. The WREN bit enables and disables erase and write operations. When set, erase and write operations are allowed. When clear, erase and write operations are disabled; the WR bit cannot be set while the WREN bit is clear. This mechanism helps to prevent accidental writes to memory due to errant (unexpected) code execution. Firmware should keep the WREN bit clear at all times, except when starting erase or write operations. Once firmware has set the WR bit, the WREN bit may be cleared. Clearing the WREN bit will not affect the operation in progress. The WRERR bit is set when a write operation is interrupted by a Reset. In these situations, the user can check the WRERR bit and rewrite the location. It is necessary to reload the data and address registers (EEDATA and EEADR), as these registers have cleared as a result of the Reset. Control bits RD and WR start read and erase/write operations, respectively. These bits are set by firmware, and cleared by hardware at the completion of the operation. The RD bit cannot be set when accessing program memory (EEPGD = 1). Program memory is read using table read instructions. See **Section 6.1** "**Table Reads and Table Writes**" regarding table reads. **Note:** Interrupt flag bit, EEIF in the PIR2 register, is set when write is complete. It must be cleared in software. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 85 #### REGISTER 7-1: EECON1 REGISTER bit 7 | R/W-x | R/W-x | U-0 | R/W-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 | |-------|-------|-----|-------|-------|-------|-------|-------| | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | | bit 7 | | | | • | | | bit 0 | **EEPGD:** Flash Program or Data EEPROM Memory Select bit 1 = Access program Flash memory 0 = Access data EEPROM memory bit 6 CFGS: Flash Program/Data EE or Configuration Select bit 1 = Access configuration or calibration registers 0 = Access program Flash or data EEPROM memory bit 5 **Unimplemented:** Read as '0' bit 4 FREE: Flash Row Erase Enable bit 1 = Erase the program memory row addressed by TBLPTR on the next WR command (cleared by completion of erase operation) 0 = Perform write only bit 3 WRERR: EEPROM Error Flag bit 1 = A write operation was prematurely terminated (MCLR or WDT Reset during self-timed erase or program operation) 0 = The write operation completed normally **Note:** When a WRERR occurs, the EEPGD or FREE bits are not cleared. This allows tracing of the error condition. bit 2 WREN: Erase/Write Enable bit 1 = Allows erase/write cycles 0 = Inhibits erase/write cycles bit 1 WR: Write Control bit 1 = Initiates a data EEPROM erase/write cycle or a program memory erase cycle or write cycle. (The operation is self-timed and the bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.) 0 = Write cycle is completed bit 0 RD: Read Control bit 1 = Initiates a memory read (Read takes one cycle. RD is cleared in hardware. The RD bit can only be set (not cleared) in software. RD bit cannot be set when EEPGD = 1.) 0 = Read completed Legend: R = Readable bit S = Settable only U = Unimplemented bit, read as '0' W = Writable bit - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # 7.3 Reading the Data EEPROM Memory To read a data memory location, the user must write the address to the EEADR register, clear the EEPGD control bit (EECON1<7>) and then set control bit RD (EECON1<0>). The data is available for the very next instruction cycle; therefore, the EEDATA register can be read by the next instruction. EEDATA will hold this value until another read operation, or until it is written to by the user (during a write operation). # 7.4 Writing to the Data EEPROM Memory To write an EEPROM data location, the address must first be written to the EEADR register and the data written to the EEDATA register. The sequence in Example 7-2 must be followed to initiate the write cycle. The write will not begin if this sequence is not exactly followed (write 55h to EECON2, write AAh to EECON2, then set WR bit) for each byte. It is strongly recommended that interrupts be disabled during this code segment. Additionally, the WREN bit in EECON1 must be set to enable writes. This mechanism prevents accidental writes to data EEPROM due to unexpected code execution (i.e., runaway programs). The WREN bit should be kept clear at all times, except when updating the EEPROM. The WREN bit is not cleared by hardware. After a write sequence has been initiated, EECON1, EEADR and EEDATA cannot be modified. The WR bit will be inhibited from being set unless the WREN bit is set. The WREN bit must be set on a previous instruction. Both WR and WREN cannot be set with the same instruction. At the completion of the write cycle, the WR bit is cleared in hardware and the EEPROM interrupt flag bit (EEIF) is set. The user may either enable this interrupt or poll this bit. EEIF must be cleared by software. ### 7.5 Write Verify Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit. ### 7.6 Protection Against Spurious Write There are conditions when the device may not want to write to the data EEPROM memory. To protect against spurious EEPROM writes, various mechanisms have been built-in. On power-up, the WREN bit is cleared. Also, the Power-up Timer (72 ms duration) prevents EEPROM write. The write initiate sequence and the WREN bit together help prevent an accidental write during brown-out, power glitch, or software malfunction. ### **EXAMPLE 7-1:** DATA EEPROM READ ``` MOVLW DATA_EE_ADDR ; MOVWF EEADR ; Data Memory Address to read BCF EECON1, EEPGD ; Point to DATA memory BSF EECON1, RD ; EEPROM Read MOVF EEDATA, W ; W = EEDATA ``` ### **EXAMPLE 7-2: DATA EEPROM WRITE** ``` M-TVOM DATA EE ADDR ; Data Memory Address to write MOVWF EEADR DATA EE DATA MOVLW ; MOVWF EEDATA ; Data Memory Value to write EECON1, EEPGD ; Point to DATA memory BCF EECON1, WREN ; Enable writes BSF BCF INTCON, GIE ; Disable Interrupts MOVLW 55h Required MOVWF EECON2 ; Write 55h MOVIW Sequence AAh MOVWF EECON2 ; Write AAh BSF EECON1, WR ; Set WR bit to begin write BSF INTCON, GIE ; Enable Interrupts SLEEP ; Wait for interrupt to signal write complete BCF EECON1, WREN : Disable writes ``` ### 7.7 Operation During Code-Protect Data EEPROM memory has its own code-protect bits in configuration words. External Read and Write operations are disabled if either of these mechanisms are enabled. The microcontroller itself can both read and write to the internal data EEPROM, regardless of the state of the code-protect configuration bit. Refer to Section 22.0 "Special Features of the CPU" for additional information. ### 7.8 Using the Data EEPROM The Data EEPROM is a high-endurance, byte addressable array that has been optimized for the storage of frequently changing information (e.g., program variables or other data that are updated often). Frequently changing values will typically be updated more often than specification D124 or D124A. If this is not the case, an array refresh must be performed. For this reason, variables that change infrequently (such as constants, IDs, calibration, etc.) should be stored in Flash program memory. A simple data EEPROM refresh routine is shown in Example 7-3. **Note:** If data EEPROM is only used to store constants and/or data that changes rarely, an array refresh is likely not required. See specification D124 or D124A. ### **EXAMPLE 7-3: DATA EEPROM REFRESH ROUTINE** ``` ; Start at address 0 CLRF EEADR BCF EECON1, CFGS ; Set for memory BCF EECON1, EEPGD ; Set for Data EEPROM INTCON, GIE ; Disable interrupts BSF EECON1, WREN ; Enable writes LOOP ; Loop to refresh array EECON1, RD ; Read current address BSF MOVLW 55h MOVWF EECON2 ; Write 55h MOVLW AAh ; Write AAh MOVWF EECON2 EECON1, WR ; Set WR bit to begin write BSF BTFSC EECON1, WR ; Wait for write to complete $-2 INCFSZ EEADR, F ; Increment address BRA Loop ; Not zero, do it again BCF EECON1, WREN ; Disable writes BSF INTCON, GIE ; Enable interrupts ``` ### TABLE 7-1: REGISTERS ASSOCIATED WITH DATA EEPROM MEMORY | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR, BOR | Value on<br>all other<br>Resets | |--------|----------|----------------|--------------|-------------|-----------|--------|-------|--------|-----------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 000x | 0000 000u | | EEADR | EEPROM A | ddress Regis | | 0000 0000 | 0000 0000 | | | | | | | EEDATA | EEPROM D | | 0000 0000 | 0000 0000 | | | | | | | | EECON2 | EEPROM C | ontrol Registe | er2 (not a p | hysical reg | ister) | | | | _ | _ | | EECON1 | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | xx-0 x000 | uu-0 u000 | | IPR2 | OSFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | 11 -1-1 | 11 -1-1 | | PIR2 | OSFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | 00 -0-0 | 00 -0-0 | | PIE2 | OSFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | 00 -0-0 | 00 -0-0 | **Legend:** x = unknown, u = unchanged, r = reserved, - = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access. ### 8.0 8 X 8 HARDWARE MULTIPLIER ### 8.1 Introduction An 8 x 8 hardware multiplier is included in the ALU of the PIC18F2331/2431/4331/4431 devices. By making the multiply a hardware operation, it completes in a single instruction cycle. This is an unsigned multiply that gives a 16-bit result. The result is stored into the 16-bit product register pair (PRODH:PRODL). The multiplier does not affect any flags in the Status register. Making the 8 x 8 multiplier execute in a single cycle gives the following advantages: - · Higher computational throughput - Reduces code size requirements for multiply algorithms The performance increase allows the device to be used in applications previously reserved for Digital Signal Processors. Table 8-1 shows a performance comparison between enhanced devices using the single cycle hardware multiply, and performing the same function without the hardware multiply. TABLE 8-1: PERFORMANCE COMPARISON | | | Program | Cycles | Time | | | | |------------------|---------------------------|-------------------|--------|----------|----------|---------|--| | Routine | Multiply Method | Memory<br>(Words) | (Max) | @ 40 MHz | @ 10 MHz | @ 4 MHz | | | 9 v 9 unsigned | Without hardware multiply | 13 | 69 | 6.9 μs | 27.6 μs | 69 μs | | | 8 x 8 unsigned | Hardware multiply | 1 | 1 | 100 ns | 400 ns | 1 μs | | | 0 v 0 signed | Without hardware multiply | 33 | 91 | 9.1 μs | 36.4 μs | 91 μs | | | 8 x 8 signed | Hardware multiply | 6 | 6 | 600 ns | 2.4 μs | 6 μs | | | 16 v 16 uppigned | Without hardware multiply | 21 | 242 | 24.2 μs | 96.8 μs | 242 μs | | | 16 x 16 unsigned | Hardware multiply | 24 | 24 | 2.4 μs | 9.6 μs | 24 μs | | | 16 v 16 signed | Without hardware multiply | 52 | 254 | 25.4 μs | 102.6 μs | 254 μs | | | 16 x 16 signed | Hardware multiply | 36 | 36 | 3.6 μs | 14.4 μs | 36 μs | | ### 8.2 Operation Example 8-1 shows the sequence to do an 8 x 8 unsigned multiply. Only one instruction is required when one argument of the multiply is already loaded in the WREG register. Example 8-2 shows the sequence to do an $8 \times 8$ signed multiply. To account for the sign bits of the arguments, each argument's Most Significant bit (MSb) is tested and the appropriate subtractions are done. # EXAMPLE 8-1: 8 x 8 UNSIGNED MULTIPLY ROUTINE | MOVF | ARG1, | W | ; | | | | | |-------|-------|---|---|-------|-----|-------|----| | MULWF | ARG2 | | ; | ARG1 | * | ARG2 | -> | | | | | ; | PRODE | H:1 | PRODL | | | | | | | | | | | # EXAMPLE 8-2: 8 x 8 SIGNED MULTIPLY ROUTINE | MOVF | ARG1, | W | | |-------|--------|----|------------------| | MULWF | ARG2 | | ; ARG1 * ARG2 -> | | | | | ; PRODH:PRODL | | BTFSC | ARG2, | SB | ; Test Sign Bit | | SUBWF | PRODH, | F | ; PRODH = PRODH | | | | | ; - ARG1 | | MOVF | ARG2, | W | | | BTFSC | ARG1, | SB | ; Test Sign Bit | | SUBWF | PRODH, | F | ; PRODH = PRODH | | | | | ; - ARG2 | Example 8-3 shows the sequence to do a 16 x 16 unsigned multiply. Equation 8-1 shows the algorithm that is used. The 32-bit result is stored in four registers, RES3:RES0. # EQUATION 8-1: 16 x 16 UNSIGNED MULTIPLICATION ALGORITHM ``` RES3:RES0 = ARG1H:ARG1L \bullet ARG2H:ARG2L = (ARG1H \bullet ARG2H \bullet 2<sup>16</sup>)+ (ARG1H \bullet ARG2L \bullet 2<sup>8</sup>)+ (ARG1L \bullet ARG2H \bullet 2<sup>8</sup>)+ (ARG1L \bullet ARG2L) ``` # EXAMPLE 8-3: 16 x 16 UNSIGNED MULTIPLY ROUTINE ``` MOVFARG1L, W MULWFARG2L ; ARG1L * ARG2L -> ; PRODH:PRODL MOVFFPRODH, RES1 MOVFFPRODL, RESO MOVFARG1H, W MULWFARG2H ; ARG1H * ARG2H -> ; PRODH: PRODL MOVFFPRODH, RES3 MOVFFPRODL, RES2 MOVFARG1L, W ; ARG1L * ARG2H -> MULWFARG2H ; PRODH:PRODL MOVFPRODL, W ADDWFRES1, F ; Add cross MOVFPRODH, W ; products ADDWFCRES2, F CLRFWREG ADDWFCRES3, F MOVFARG1H, W ; ARG1H * ARG2L -> MULWFARG2L ; PRODH:PRODL MOVFPRODL, W ADDWFRES1, F ; Add cross MOVFPRODH, W ; products ADDWFCRES2, F CLREWREG ADDWFCRES3, F ``` Example 8-4 shows the sequence to do a 16 x 16 signed multiply. Equation 8-2 shows the algorithm used. The 32-bit result is stored in four registers, RES3:RES0. To account for the sign bits of the arguments, each argument pair's Most Significant bit (MSb) is tested, and the appropriate subtractions are done. # EQUATION 8-2: 16 x 16 SIGNED MULTIPLICATION ALGORITHM ``` RES3:RES0 = ARG1H:ARG1L • ARG2H:ARG2L = (ARG1H • ARG2H • 2<sup>16</sup>)+ (ARG1H • ARG2L • 2<sup>8</sup>)+ (ARG1L • ARG2H ² 2<sup>8</sup>)+ (ARG1L • ARG2L)+ (-1 • ARG2H<7> • ARG1H:ARG1L • 2<sup>16</sup>)+ (-1 • ARG1H<7> • ARG2H:ARG2L • 2<sup>16</sup>) ``` # EXAMPLE 8-4: 16 x 16 SIGNED MULTIPLY ROUTINE ``` MOVF ARG1L. W MULWF ARG2L ; ARG1L * ARG2L -> ; PRODH: PRODL MOVFF PRODH, RES1 ; PRODL, RESO ; MOVFF MOVF ARG1H, W ; ARG1H * ARG2H -> MULWF ARG2H ; PRODH: PRODL PRODH, RES3 ; MOVFF PRODL, RES2 ; MOVFF MOVF ARG1L, W ARG2H MULWF ; ARG1L * ARG2H -> ; PRODH:PRODL MOVF PRODL, W RES1, F ; Add cross PRODH, W ; products ADDWF ; products MOVF ADDWFC RES2, F CLRF WREG ADDWFC RES3, F ARG1H, W MOVF ARG2L ; ARG1H * ARG2L -> MULWF ; PRODH:PRODL MOVF PRODL, W RES1, F PRODH, W ; Add cross ADDWF MOVF ; products ADDWFC RES2, F CLRF WREG ADDWFC RES3, F BTFSS ARG2H, 7 ; ARG2H:ARG2L neg? BRA SIGN ARG1 ; no, check ARG1 ARG1L, W ; MOVF SUBWF RES2 MOVF ARG1H, W SUBWFB RES3 SIGN ARG1 BTFSS ARG1H, 7 ; ARG1H:ARG1L neg? BRA CONT CODE ; no, done MOVF ARG2L, W ; SUBWF RES2 MOVF ARG2H, W SUBWFB RES3 CONT_CODE ``` ### 9.0 INTERRUPTS The PIC18F2331/2431/4331/4431 devices have multiple interrupt sources and an interrupt priority feature that allows each interrupt source to be assigned a high priority level or a low priority level. The high priority interrupt vector is at 000008h and the low priority interrupt vector is at 000018h. High priority interrupt events will interrupt any low priority interrupts that may be in progress. There are ten registers which are used to control interrupt operation. These registers are: - RCON - INTCON - INTCON2 - INTCON3 - PIR1, PIR2, PIR3 - PIE1, PIE2, PIE3 - IPR1, IPR2, IPR3 It is recommended that the Microchip header files supplied with MPLAB® IDE be used for the symbolic bit names in these registers. This allows the assembler/compiler to automatically take care of the placement of these bits within the specified register. In general, each interrupt source has three bits to control its operation. The functions of these bits are: - Flag bit to indicate that an interrupt event occurred - Enable bit that allows program execution to branch to the interrupt vector address when the flag bit is set - Priority bit to select high priority or low priority (most interrupt sources have priority bits) The interrupt priority feature is enabled by setting the IPEN bit (RCON<7>). When interrupt priority is enabled, there are two bits which enable interrupts globally. Setting the GIEH bit (INTCON<7>) enables all interrupts that have the priority bit set (high priority). Setting the GIEL bit (INTCON<6>) enables all interrupts that have the priority bit cleared (low priority). When the interrupt flag, enable bit and appropriate global interrupt enable bit are set, the interrupt will vector immediately to address 000008h or 000018h, depending on the priority bit setting. Individual interrupts can be disabled through their corresponding enable bits. When the IPEN bit is cleared (default state), the interrupt priority feature is disabled and interrupts are compatible with PICmicro® mid-range devices. In Compatibility mode, the interrupt priority bits for each source have no effect. INTCON<6> is the PEIE bit, which enables/disables all peripheral interrupt sources. INTCON<7> is the GIE bit, which enables/disables all interrupt sources. All interrupts branch to address 000008h in Compatibility mode. When an interrupt is responded to, the Global Interrupt Enable bit is cleared to disable further interrupts. If the IPEN bit is cleared, this is the GIE bit. If interrupt priority levels are used, this will be either the GIEH or GIEL bit. High priority interrupt sources can interrupt a low priority interrupt. Low priority interrupts are not processed while high priority interrupts are in progress. The return address is pushed onto the stack and the PC is loaded with the interrupt vector address (000008h or 000018h). Once in the interrupt service routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bits must be cleared in software before reenabling interrupts to avoid recursive interrupts. The "return from interrupt" instruction, RETFIE, exits the interrupt routine and sets the GIE bit (GIEH or GIEL if priority levels are used), which re-enables interrupts. For external interrupt events, such as the INT pins or the PORTB input change interrupt, the interrupt latency will be three to four instruction cycles. The exact latency is the same for one or two-cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding enable bit or the GIE bit. Note: Do not use the MOVFF instruction to modify any of the interrupt control registers while any interrupt is enabled. Doing so may cause erratic microcontroller behavior. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 91 **INTERRUPT LOGIC** FIGURE 9-1: ### 9.1 INTCON Registers The INTCON Registers are readable and writable registers, which contain various enable, priority and flag bits. Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling. ### REGISTER 9-1: INTCON REGISTER | R/W-0 R/W-x | |----------|-----------|--------|--------|-------|--------|--------|-------| | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | | bit 7 | | | | | | | bit 0 | Note: bit 7 GIE/GIEH: Global Interrupt Enable bit ### When IPEN = 0: - 1 = Enables all unmasked interrupts - 0 = Disables all interrupts #### When IPEN = 1: - 1 = Enables all high priority interrupts - 0 = Disables all high priority interrupts - bit 6 PEIE/GIEL: Peripheral Interrupt Enable bit #### When IPEN = 0: - 1 = Enables all unmasked peripheral interrupts - 0 = Disables all peripheral interrupts ### When IPEN = 1: - 1 = Enables all low priority peripheral interrupts - 0 = Disables all low priority peripheral interrupts - bit 5 TMR0IE: TMR0 Overflow Interrupt Enable bit - 1 = Enables the TMR0 overflow interrupt - 0 = Disables the TMR0 overflow interrupt - bit 4 INT0IE: INT0 External Interrupt Enable bit - 1 = Enables the INT0 external interrupt - 0 = Disables the INT0 external interrupt - bit 3 RBIE: RB Port Change Interrupt Enable bit - 1 = Enables the RB port change interrupt for RB7:RB4 pins - 0 = Disables the RB port change interrupt for RB7:RB4 pins - bit 2 TMR0IF: TMR0 Overflow Interrupt Flag bit - 1 = TMR0 register has overflowed (must be cleared in software) - 0 = TMR0 register did not overflow - bit 1 INT0IF: INT0 External Interrupt Flag bit - 1 = The INT0 external interrupt occurred (must be cleared in software) - 0 = The INT0 external interrupt did not occur - bit 0 RBIF: RB Port Change Interrupt Flag bit - 1 = At least one of the RB7:RB4 pins changed state (must be cleared in software) - 0 = None of the RB7:RB4 pins have changed state **Note:** A mismatch condition will continue to set this bit. Reading PORTB will end the mismatch condition and allow the bit to be cleared. | Legend: | | | | |--------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | - n - Value at POR | '1' - Rit is set | '0' - Rit is cleared | y – Rit is unknown | #### REGISTER 9-2: INTCON2 REGISTER | R/W-1 | R/W-1 | R/W-1 | R/W-1 | U-0 | R/W-1 | U-0 | R/W-1 | |-------|---------|---------|---------|-----|--------|-----|-------| | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | _ | TMR0IP | _ | RBIP | | bit 7 | | | | | | | bit 0 | bit 7 RBPU: PORTB Pull-up Enable bit 1 = All PORTB pull-ups are disabled 0 = PORTB pull-ups are enabled by individual port latch values bit 6 INTEDG0: External Interrupt0 Edge Select bit 1 = Interrupt on rising edge 0 = Interrupt on falling edge bit 5 INTEDG1: External Interrupt1 Edge Select bit 1 = Interrupt on rising edge0 = Interrupt on falling edge bit 4 INTEDG2: External Interrupt2 Edge Select bit 1 = Interrupt on rising edge 0 = Interrupt on falling edge bit 3 Unimplemented: Read as '0' bit 2 TMR0IP: TMR0 Overflow Interrupt Priority bit 1 = High priority 0 = Low priority bit 1 Unimplemented: Read as '0' bit 0 RBIP: RB Port Change Interrupt Priority bit 1 = High priority 0 = Low priority Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown **Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling. #### REGISTER 9-3: INTCON3 REGISTER | R/W-1 | R/W-1 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |--------|--------|-----|--------|--------|-----|--------|--------| | INT2IP | INT1IP | _ | INT2IE | INT1IE | 1 | INT2IF | INT1IF | bit 7 bit 0 bit 7 INT2IP: INT2 External Interrupt Priority bit 1 = High priority 0 = Low priority bit 6 INT1IP: INT1 External Interrupt Priority bit 1 = High priority 0 = Low priority bit 5 Unimplemented: Read as '0' bit 4 **INT2IE:** INT2 External Interrupt Enable bit 1 = Enables the INT2 external interrupt 0 = Disables the INT2 external interrupt bit 3 INT1IE: INT1 External Interrupt Enable bit 1 = Enables the INT1 external interrupt 0 = Disables the INT1 external interrupt bit 2 Unimplemented: Read as '0' bit 1 INT2IF: INT2 External Interrupt Flag bit 1 = The INT2 external interrupt occurred (must be cleared in software) 0 = The INT2 external interrupt did not occur bit 0 INT1IF: INT1 External Interrupt Flag bit 1 = The INT1 external interrupt occurred (must be cleared in software) 0 = The INT1 external interrupt did not occur Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown **Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling. ### 9.2 PIR Registers The PIR registers contain the individual flag bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are two Peripheral Interrupt Flag Registers (PIR1, PIR2). - **Note 1:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). - 2: User software should ensure the appropriate interrupt flag bits are cleared prior to enabling an interrupt, and after servicing that interrupt. ### REGISTER 9-4: PIR1: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 1 | U-0 | R/W-0 | R-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|------|------|-------|--------|--------|--------| | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | | bit 7 | | | | | | | bit 0 | - bit 7 Unimplemented: Read as '0'. - bit 6 ADIF: A/D Converter Interrupt Flag bit - 1 = An A/D conversion completed (must be cleared in software) - 0 = The A/D conversion is not complete - bit 5 RCIF: USART Receive Interrupt Flag bit - 1 = The USART receive buffer, RCREG, is full (cleared when RCREG is read) - 0 = The USART receive buffer is empty - bit 4 TXIF: USART Transmit Interrupt Flag bit - 1 = The USART transmit buffer, TXREG, is empty (cleared when TXREG is written) - 0 = The USART transmit buffer is full - bit 3 SSPIF: Synchronous Serial Port Interrupt Flag bit - 1 = The transmission/reception is complete (must be cleared in software) - 0 = Waiting to transmit/receive - bit 2 **CCP1IF:** CCP1 Interrupt Flag bit ### Capture mode: - 1 = A TMR1 register capture occurred (must be cleared in software) - 0 = No TMR1 register capture occurred ### Compare mode: - 1 = A TMR1 register compare match occurred (must be cleared in software) - 0 = No TMR1 register compare match occurred ### PWM mode: Unused in this mode - bit 1 TMR2IF: TMR2 to PR2 Match Interrupt Flag bit - 1 = TMR2 to PR2 match occurred (must be cleared in software) - 0 = No TMR2 to PR2 match occurred - bit 0 TMR1IF: TMR1 Overflow Interrupt Flag bit - 1 = TMR1 register overflowed (must be cleared in software) - 0 = TMR1 register did not overflow Note 1: This bit is reserved on PIC18F2X31 devices; always maintain this bit clear. | Legend: | | | | |--------------------|------------------|------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, | read as '0' | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### **REGISTER 9-5:** PIR2: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 2 | R/W-0 | U-0 | U-0 | R/W-0 | U-0 | R/W-0 | U-0 | R/W-0 | |-------|-----|-----|-------|-----|-------|-----|--------| | OSFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | | bit 7 | | | | | | | bit 0 | bit 0 bit 7 **OSFIF:** Oscillator Fail Interrupt Flag bit 1 = System Oscillator failed, clock input has changed to INTOSC (must be cleared in software) 0 = System clock operating Unimplemented: Read as '0' bit 6-5 bit 4 **EEIF:** EEPROM or Flash Write Operation Interrupt Flag bit 1 = The write operation is complete (must be cleared in software) 0 = The write operation is not complete or has not been started bit 3 Unimplemented: Read as '0' bit 2 LVDIF: Low-Voltage Detect Interrupt Flag bit 1 = The supply voltage has fallen below the specified LVD voltage (must be cleared in 0 = The supply voltage is greater than the specified LVD voltage bit 1 Unimplemented: Read as '0' bit 0 CCP2IF: CCP2 Interrupt Flag bit Capture mode: 1 = A TMR1 register capture occurred (must be cleared in software) 0 = No TMR1 register capture occurred Compare mode: 1 = A TMR1 register compare match occurred (must be cleared in software) 0 = No TMR1 register compare match occurred PWM mode: Not used in PWM mode | _ | <br>_ | <br>- | | |---|-------|-------|--| | ρ | е | | | | | | | | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 9-6: PIR3: PERIPHERAL INTERRUPT FLAG REGISTER 3 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|---------|---------|-------|--------| | _ | _ | _ | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | | bit 7 | | | | | | | bit 0 | ### bit 7-5 Unimplemented: Read as '0' ### bit 4 PTIF: PWM Time Base Interrupt bit - 1 = PWM Time Base matched the value in PTPER register. Interrupt is issued according to the postscaler settings. PTIF must be cleared in software. - 0 = PWM Time Base has not matched the value in PTPER register. ### bit 3 IC3DRIF: IC3 Interrupt Flag/Direction Change Interrupt Flag bit ### IC3 Enabled (CAP3CON<3:0>) - 1 = TMR5 value was captured by the active edge on CAP3 input (must be cleared in software). - 0 = TMR5 capture has not occurred. ### QEI Enabled (QEIM<2:0>) - 1 = Direction of rotation has changed (must be cleared in software). - 0 = Direction of rotation has not changed. ### bit 2 IC2QEIF: IC2 Interrupt Flag/QEI Interrupt Flag bit ### IC2 Enabled (CAP2CON<3:0>) - 1 = TMR5 value was captured by the active edge on CAP2 input (must be cleared in software). - 0 = TMR5 capture has not occurred. ### QEI Enabled (QEIM<2:0>) - 1 = The QEI position counter has reached the MAXCNT value or the index pulse, INDX, has been detected. Depends on the QEI operating mode enabled. Must be cleared in software. - 0 = The QEI position counter has not reached the MAXCNT value or the index pulse has not been detected. ### bit 1 IC1IF: IC1 Interrupt Flag bit ### IC1 Enabled (CAP1CON<3:0>) - 1 = TMR5 value was captured by the active edge on CAP1 input (must be cleared in software). - 0 = TMR5 capture has not occurred. ### QEI Enabled (QEIM<2:0>) and Velocity Measurement mode enabled (VELM = 0 in QEICON Register) - 1 = Timer5 value was captured by the active velocity edge (based on PHA or PHB input). CAP1REN bit must be set in CAP1CON register. IC1IF must be cleared in software. - 0 = Timer5 value was not captured by the active velocity edge. ### bit 0 TMR5IF: Timer5 Interrupt Flag bit - 1 = Timer5 time base matched the PR5 value (must be cleared in software). - 0 = Timer5 time base did not match the PR5 value. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = bit is set | '0' = bit is cleared | x = bit is unknown | ### 9.3 PIE Registers The PIE registers contain the individual enable bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are two Peripheral Interrupt Enable Registers (PIE1, PIE2). When IPEN = 0, the PEIE bit must be set to enable any of these peripheral interrupts. ### REGISTER 9-7: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1 | U-0 | R/W-0 |-------|-------|-------|-------|-------|--------|--------|--------| | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | | bit 7 | | | | | | | bit 0 | | bit 7 | Unimplemented: Read as '0' | |-------|-----------------------------------------------------| | bit 6 | ADIE: A/D Converter Interrupt Enable bit | | | 1 = Enables the A/D interrupt | | | 0 = Disables the A/D interrupt | | bit 5 | RCIE: USART Receive Interrupt Enable bit | | | 1 = Enables the USART receive interrupt | | | 0 = Disables the USART receive interrupt | | bit 4 | TXIE: USART Transmit Interrupt Enable bit | | | 1 = Enables the USART transmit interrupt | | | 0 = Disables the USART transmit interrupt | | bit 3 | SSPIE: Synchronous Serial Port Interrupt Enable bit | | | 1 = Enables the SSP interrupt | | | 0 = Disables the SSP interrupt | | bit 2 | CCP1IE: CCP1 Interrupt Enable bit | | | 1 = Enables the CCP1 interrupt | | | 0 = Disables the CCP1 interrupt | | bit 1 | TMR2IE: TMR2 to PR2 Match Interrupt Enable bit | | | 1 = Enables the TMR2 to PR2 match interrupt | | | 0 = Disables the TMR2 to PR2 match interrupt | | | | **TMR1IE:** TMR1 Overflow Interrupt Enable bit 1 = Enables the TMR1 overflow interrupt 0 = Disables the TMR1 overflow interrupt bit 0 | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | |--------------------|------------------|----------------------|--------------------| | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | ### REGISTER 9-8: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2 | R/W-0 | U-0 | U-0 | R/W-0 | U-0 | R/W-0 | U-0 | R/W-0 | |-------|-----|-----|-------|-----|-------|-----|--------| | OSFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | bit 7 bit 0 bit 7 OSFIE: Oscillator Fail Interrupt Enable bit 1 = Enabled0 = Disabled bit 6-5 **Unimplemented:** Read as '0' bit 4 **EEIE:** Interrupt Enable bit 1 = Enabled 0 = Disabled bit 3 Unimplemented: Read as '0' bit 2 LVDIE: Low-Voltage Detect Interrupt Enable bit 1 = Enabled0 = Disabled bit 1 Unimplemented: Read as '0' bit 0 CCP2IE: CCP2 Interrupt Enable bit 1 = Enabled 0 = Disabled Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### **REGISTER 9-9:** PIE3: PERIPHERAL INTERRUPT ENABLE REGISTER 3 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|---------|---------|-------|--------| | _ | _ | _ | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | | bit 7 | | | | | | | bit 0 | bit 7-5 Unimplemented: Read as '0' bit 4 PTIE: PWM Time Base Interrupt Enable bit 1 = PTIF enabled 0 = PTIF disabled bit 3 IC3DRIE: IC3 Interrupt Enable/Direction Change Interrupt Enable bit IC3 Enabled (CAP3CON<3:0>) 1 = IC3 interrupt enabled 0 = IC3 interrupt disabled QEI Enabled (QEIM<2:0>) 1 = Change-of-direction interrupt enabled 0 = Change-of-direction interrupt disabled bit 2 IC2QEIE: IC2 Interrupt Flag/QEI Interrupt Flag Enable bit IC2 Enabled (CAP2CON<3:0>) 1 = IC2 interrupt enabled) 0 = IC2 interrupt disabled QEI Enabled (QEIM<2:0>) 1 = QEI interrupt enabled 0 = QEI interrupt disabled IC1IE: IC1 Interrupt Enable bit bit 1 1 = IC1 interrupt enabled 0 = IC1 interrupt disabled bit 0 TMR5IE: Timer5 Interrupt Enable bit 1 = Timer5 interrupt enabled 0 = Timer5 interrupt disabled Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = bit is set '0' = bit is cleared x = bit is unknown ### 9.4 IPR Registers The IPR registers contain the individual priority bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are two peripheral interrupt priority registers (IPR1, IPR2). Using the priority bits requires that the Interrupt Priority Enable (IPEN) bit be set. ### REGISTER 9-10: IPR1: PERIPHERAL INTERRUPT PRIORITY REGISTER 1 | L | J-0 | R/W-1 |-------|-----|-------|-------|-------|-------|--------|--------|--------| | - | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | | bit 7 | | • | • | | | • | • | bit 0 | bit 7 Unimplemented: Read as '0' bit 6 ADIP: A/D Converter Interrupt Priority bit 1 = High priority0 = Low priority bit 5 RCIP: USART Receive Interrupt Priority bit 1 = High priority0 = Low priority bit 4 TXIP: USART Transmit Interrupt Priority bit 1 = High priority0 = Low priority bit 3 SSPIP: Synchronous Serial Port Interrupt Priority bit 1 = High priority0 = Low priority bit 2 **CCP1IP:** CCP1 Interrupt Priority bit 1 = High priority0 = Low priority bit 1 TMR2IP: TMR2 to PR2 Match Interrupt Priority bit 1 = High priority0 = Low priority bit 0 TMR1IP: TMR1 Overflow Interrupt Priority bit 1 = High priority0 = Low priority Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### REGISTER 9-11: IPR2: PERIPHERAL INTERRUPT PRIORITY REGISTER 2 | OSFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | |-------|-----|-----|-------|-----|-------|-----|--------| | R/W-1 | U-0 | U-0 | R/W-1 | U-0 | R/W-1 | U-0 | R/W-1 | bit 7 bit 0 bit 7 OSFIP: Oscillator Fail Interrupt Priority bit 1 = High priority0 = Low priority bit 6-5 Unimplemented: Read as '0' bit 4 **EEIP:** Interrupt Priority bit 1 = High priority0 = Low priority bit 3 Unimplemented: Read as '0' bit 2 LVDIP: Low-Voltage Detect Interrupt Priority bit 1 = High priority0 = Low priority bit 1 **Unimplemented:** Read as '0' bit 0 CCP2IP: CCP2 Interrupt Priority bit 1 = High priority0 = Low priority Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### REGISTER 9-12: IPR3: PERIPHERAL INTERRUPT PRIORITY REGISTER 3 | U-0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | |-------|-----|-----|-------|---------|---------|-------|--------| | | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | | bit 7 | | | | | | | bit 0 | bit 7-5 Unimplemented: Read as '0' bit 4 PTIP: PWM Time Base Interrupt Priority bit 1 = High Priority 0 = Low Priority bit 3 IC3DRIP: IC3 Interrupt Priority/Direction Change Interrupt Priority bit IC3 Enabled (CAP3CON<3:0>) 1 = IC3 Interrupt High Priority 0 = IC3 Interrupt Low Priority QEI Enabled (QEIM<2:0>) 1 = Change of Direction Interrupt High Priority 0 = Change of Direction interrupt Low Priority bit 2 IC2QEIP: IC2 Interrupt Priority/QEI Interrupt Priority bit IC2 Enabled (CAP2CON<3:0>) 1 = IC2 Interrupt High Priority 0 = IC2 Interrupt Low Priority QEI Enabled (QEIM<2:0>) 1 = High Priority 0 = Low Priority bit 1 IC1IP: IC1 Interrupt Priority bit 1 = High Priority 0 = Low Priority bit 0 TMR5IP: Timer5 Interrupt Priority bit 1 = High Priority 0 = Low Priority Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = bit is set '0' = bit is cleared x = bit is unknown ### 9.5 RCON Register The RCON register contains bits used to determine the cause of the last Reset or wake-up from power-managed mode. RCON also contains the bit that enables interrupt priorities (IPEN). ### **REGISTER 9-13: RCON REGISTER** | R/W-0 | U-0 | U-0 | R/W-1 | R-1 | R-1 | R/W-0 | R/W-0 | |-------|-----|-----|-------|-----|-----|-------|-------| | IPEN | _ | _ | RI | TO | PD | POR | BOR | | bit 7 | | | | | | | bit 0 | 1 = Enable priority levels on interrupts 0 = Disable priority levels on interrupts (PIC16CXXX Compatibility mode) bit 6-5 Unimplemented: Read as '0' bit 4 RI: RESET Instruction Flag bit For details of bit operation, see Register 5-3 bit 3 TO: Watchdog Time-out Flag bit For details of bit operation, see Register 5-3 bit 2 PD: Power-down Detection Flag bit For details of bit operation, see Register 5-3 bit 1 POR: Power-on Reset Status bit For details of bit operation, see Register 5-3 bit 0 BOR: Brown-out Reset Status bit For details of bit operation, see Register 5-3 | Legend: | | | | |--------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | - n - Value at POR | '1' - Rit is set | '0' - Bit is cleared | v – Bit is unknown | ### 9.6 INTn Pin Interrupts External interrupts on the RC3/INT0, RC4/INT1 and RC5/INT2 pins are edge triggered: either rising, if the corresponding INTEDGx bit is set in the INTCON2 register, or falling, if the INTEDGx bit is clear. When a valid edge appears on the RC3/INT0 pin, the corresponding flag bit INTxF is set. This interrupt can be disabled by clearing the corresponding enable bit INTxE. Flag bit INTxF must be cleared in software in the interrupt service routine before re-enabling the interrupt. All external interrupts (INT0, INT1 and INT2) can wake-up the processor from the power-managed modes, if bit INTxE was set prior to going into power-managed modes. If the global interrupt enable bit GIE is set, the processor will branch to the interrupt vector following wake-up. Interrupt priority for INT1 and INT2 is determined by the value contained in the interrupt priority bits, INT1IP (INTCON3<6>) and INT2IP (INTCON3<7>). There is no priority bit associated with INT0. It is always a high priority interrupt source. ### 9.7 TMR0 Interrupt In 8-bit mode (which is the default), an overflow (FFh $\rightarrow$ 00h) in the TMR0 register will set flag bit TMR0IF. In 16-bit mode, an overflow (FFFFh $\rightarrow$ 0000h) in the TMR0H:TMR0L registers will set flag bit TMR0IF. The interrupt can be enabled/disabled by setting/clearing enable bit TMR0IE (INTCON<5>). Interrupt priority for Timer0 is determined by the value contained in the interrupt priority bit TMR0IP (INTCON2<2>). See Section 11.0 "Timer0 Module" for further details. ### 9.8 PORTB Interrupt-on-Change An input change on PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit, RBIE (INTCON<3>). Interrupt priority for PORTB interrupt-on-change is determined by the value contained in the interrupt priority bit, RBIP (INTCON2<0>). ### 9.9 Context Saving During Interrupts During interrupts, the return PC address is saved on the stack. Additionally, the WREG, Status and BSR registers are saved on the fast return stack. If a fast return from interrupt is not used (See **Section 5.3** "Fast Register Stack"), the user may need to save the WREG, Status and BSR registers on entry to the interrupt service routine. Depending on the user's application, other registers may also need to be saved. Example 9-1 saves and restores the WREG, Status and BSR registers during an interrupt service routine. ### **EXAMPLE 9-1:** SAVING STATUS, WREG AND BSR REGISTERS IN RAM ``` ; W TEMP is in virtual bank MOVWE W TEMP MOVFF STATUS, STATUS TEMP ; STATUS TEMP located anywhere MOVFF BSR, BSR TEMP ; BSR TMEP located anywhere ; USER ISR CODE MOVFF BSR TEMP, BSR : Restore BSR W TEMP, W MOVF ; Restore WREG MOVFF STATUS TEMP, STATUS ; Restore STATUS ``` ### 10.0 I/O PORTS Depending on the device selected and features enabled, there are up to five ports available. Some pins of the I/O ports are multiplexed with an alternate function from the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. Each port has three registers for its operation. These registers are: - TRIS register (data direction register) - PORT register (reads the levels on the pins of the device) - · LAT register (output latch) The data latch (LAT register) is useful for read-modify-write operations on the value that the I/O pins are driving. A simplified model of a generic I/O port without the interfaces to other peripherals is shown in Figure 10-1. FIGURE 10-1: GENERIC I/O PORT OPERATION ## 10.1 PORTA, TRISA and LATA Registers PORTA is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). Reading the PORTA register reads the status of the pins, whereas writing to it, will write to the port latch. The Data Latch register (LATA) is also memory mapped. Read-modify-write operations on the LATA register read and write the latched output value for PORTA. The RA<2:4> pins are multiplexed with three input capture pins and Quadrature Encoder Interface pins. Pins RA6 and RA7 are multiplexed with the main oscillator pins; they are enabled as oscillator or I/O pins by the selection of the main oscillator in Configuration Register 1H (see **Section 22.1 "Configuration Bits"** for details). When they are not used as port pins, RA6 and RA7 and their associated TRIS and LAT bits are read as '0'. The other PORTA pins are multiplexed with analog inputs, the analog VREF+ and VREF- inputs and the comparator voltage reference output. The operation of pins RA3:RA0 and RA5 as A/D converter inputs is selected by clearing/setting the control bits in the ANSEL0 and ANSEL1 registers. - Note 1: On a Power-on Reset, RA5:RA0 are configured as analog inputs and read as '0'. - **2:** RA5 I/F is available only on 40-pin devices (PIC18F4X31). The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. #### **EXAMPLE 10-1: INITIALIZING PORTA** | CLRF | PORTA | ; Initialize PORTA by | |-------|--------|-------------------------| | | | ; clearing output | | | | ; data latches | | CLRF | LATA | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0x3F | ; Configure A/D | | MOVWF | ANSEL0 | ; for digital inputs | | MOVLW | 0xCF | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISA | ; Set RA<3:0> as inputs | | | | ; RA<5:4> as outputs | | | | | **FIGURE 10-2: BLOCK DIAGRAM OF RAO RD LATA** Data D Q WR LATA CK or PORTA Data Latch I/O Pin Ν Q WR TRISA СК ҇ С Д Vss Analog Input Mode TRIS Latch RD TRISA Input Buffer FIGURE 10-4: BLOCK DIAGRAM OF RA3:RA2 PINS Q RD PORTA To A/D Converter D ΕN ### FIGURE 10-5: BLOCK DIAGRAM OF RA4 © 2003 Microchip Technology Inc. Preliminary DS39616B-page 109 FIGURE 10-6: BLOCK DIAGRAM OF RA5 FIGURE 10-8: BLOCK DIAGRAM OF RA7 FIGURE 10-7: BLOCK DIAGRAM OF RA6 **TABLE 10-1: PORTA FUNCTIONS** | Name | Bit # | Buffer | Function | |-------------------------|-------|--------|----------------------------------------------------------------------------------| | RA0/AN0 | bit 0 | TTL | Input/output or analog input. | | RA1/AN1 | bit 1 | TTL | Input/output or analog input. | | RA2/AN2/VREF-/CAP1/INDX | bit 2 | TTL/ST | Input/output, analog input, VREF-, capture input, or QEI Index input. | | RA3/AN3/VREF+/CAP2/QEA | bit 3 | TTL/ST | Input/output, analog input, VREF+, capture input, or Quadrature Channel A input. | | RA4/AN4/CAP3/QEB | bit 4 | TTL/ST | Input/output, analog input, capture input, or Quadrature Channel B input. | | RA5/AN5/LVDIN | bit 5 | TTL | Input/output, analog input, or low-voltage detect input. | | OSC2/CLKO/RA6 | bit 6 | TTL | OSC2, clock output or I/O pin. | | OSC1/CLKI/RA7 | bit 7 | TTL | OSC1, clock input or I/O pin. | **Legend:** TTL = TTL input, ST = Schmitt Trigger input TABLE 10-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|-----------------------|-----------------------|---------------------|--------------|------------|-----------|-----------|---------------------|----------------------|---------------------------------| | PORTA | RA7 <sup>(1)</sup> | RA6 <sup>(1)</sup> | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | xx0x 0000 | uu0u 0000 | | LATA | LATA7 <sup>(1)</sup> | LATA6 <sup>(1)</sup> | LATA Data | Output Re | | xxxx xxxx | uuuu uuuu | | | | | TRISA | TRISA7 <sup>(1)</sup> | TRISA6 <sup>(1)</sup> | PORTA D | ata Directio | n Register | | | | 1111 1111 | 1111 1111 | | ADCON1 | VCFG1 | VCFG0 | _ | FIFOEN | BFEMT | BFOVFL | ADPNT1 | ADPNT0 | 00-1 0000 | 00-1 0000 | | ANSEL0 | ANS7 <sup>(2)</sup> | ANS6 <sup>(2)</sup> | ANS5 <sup>(2)</sup> | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 1111 1111 | | ANSEL1 | _ | _ | _ | _ | _ | _ | _ | ANS8 <sup>(2)</sup> | 1 | 1 | **Legend:** x = unknown, u = unchanged, -= unimplemented locations read as '0'. Shaded cells are not used by PORTA. 2: ANS5 through ANS8 are available only on the PIC18F4X31 devices. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 111 Note 1: RA7:RA6 and their associated latch and data direction bits are enabled as I/O pins based on oscillator configuration; otherwise, they are read as '0'. # 10.2 PORTB, TRISB and LATB Registers PORTB is an 8-bit wide, bidirectional port. The corresponding Data Direction register is TRISB. Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., put the contents of the output latch on the selected pin). The Data Latch register (LATB) is also memory mapped. Read-modify-write operations on the LATB register read and write the latched output value for PORTB. #### **EXAMPLE 10-2: INITIALIZING PORTB** | CLRF | PORTB | ; Initialize PORTB by<br>; clearing output<br>: data latches | |-------|-------|--------------------------------------------------------------| | | | , | | CLRF | LATB | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0xCF | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISB | ; Set RB<3:0> as inputs | | | | ; RB<5:4> as outputs | | | | ; RB<7:6> as inputs | | | | , | Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (INTCON2<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset. Four of the PORTB pins (RB7:RB4) have an interrupt-on-change feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupt-on-change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are ORed together to generate the RB port change interrupt with flag bit, RBIF (INTCON<0>). This interrupt can wake the device from Sleep. The user, in the interrupt service routine, can clear the interrupt in the following manner: - a) Any read or write of PORTB (except with the MOVFF (ANY), PORTB instruction). This will end the mismatch condition. - b) Clear flag bit RBIF. A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared. The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature. RB<0:3> and RB4 pins are multiplexed with the 14-bit PWM module for PWM<0:3> and PWM5 output. The RB5 pin can be configured by the configuration bit PWM4MX as the alternate pin for PWM4 output. ### FIGURE 10-9: BLOCK DIAGRAM OF RB3:RB0 PINS ### FIGURE 10-10: BLOCK DIAGRAM OF RB4 PORT/PWM Select PWM4 Data 0 Vss VDD Weak Pull-up RBPU Data Bus D Q WR PORT Q Data Latch D Q WR TRIS •ck**₹**\_ TRIS Latch $\mathsf{TTL}$ Input Schmitt Buffer Trigger **RD TRIS** Q D RD PORT Q1 ΕN Set RBIF From other Q D RB7:RB4 pins RD Port ΕN Q3 LVP Configuration Bit 1 = Low V Prog Enable 0 = only HV Prog Enable ICSP < FIGURE 10-11: BLOCK DIAGRAM OF RB5 FIGURE 10-12: BLOCK DIAGRAM OF RB7:RB6 PINS **TABLE 10-3: PORTB FUNCTIONS** | Name | Bit # | Buffer | Function | |-----------------------|-------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | RB0/PWM0 | bit 0 | TTL <sup>(1)</sup> | Input/output pin, or PCPWM output PWM0. Internal software programmable weak pull-up. | | RB1/PWM1 | bit 1 | TTL <sup>(1)</sup> | Input/output pin, or PCPWM output PWM1. Internal software programmable weak pull-up. | | RB2/PWM2 | bit 2 | TTL <sup>(1)</sup> | Input/output pin, or PCPWM output PWM2. Internal software programmable weak pull-up. | | RB3/PWM3 | bit 3 | TTL <sup>(1)</sup> | Input/output pin, or PCPWM output PWM3. Internal software programmable weak pull-up. | | RB4/KBI0/PWM5 | bit 4 | TTL | Input/output pin (with interrupt-on-change), or PCPWM output PWM5. Internal software programmable weak pull-up. | | RB5/KBI1/PWM4/<br>PGM | bit 5 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change) or PCPWM output PWM4. Internal software programmable weak pull-up. Low-voltage ICSP enable pin. | | RB6/KBI2/PGC | bit 6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming clock. | | RB7/KBI3/PGD | bit 7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming data. | **Legend:** TTL = TTL input, ST = Schmitt Trigger input Note 1: This buffer is a TTL input when configured as digital I/O. 2: This buffer is a Schmitt Trigger input when used in Serial Programming mode. TABLE 10-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|-----------|----------------------------------------------|----------|--------|--------|--------|--------|--------|----------------------|---------------------------------| | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxq qqqq | uuuu uuuu | | LATB | LATB Data | Output Regi | ster | | | | | | xxxx xxxx | uuuu uuuu | | TRISB | PORTB Da | ta Direction | Register | | | | | | 1111 1111 | 1111 1111 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | INTCON2 | RBPU | RBPU INTEDG0 INTEDG1 INTEDG2 — TMR0IP — RBIP | | | | | | | | 1111 -1-1 | | INTCON3 | INT2IP | INT1IP | _ | INT2IE | INT1IE | _ | INT2IF | INT1IF | 11-0 0-00 | 11-0 0-00 | **Legend:** x = unknown, u = unchanged, q = value depends on condition. Shaded cells are not used by PORTB. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 117 # 10.3 PORTC, TRISC and LATC Registers PORTC is an 8-bit wide, bidirectional port. The corresponding Data Direction register is TRISC. Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., put the contents of the output latch on the selected pin). The Data Latch register (LATC) is also memory mapped. Read-modify-write operations on the LATC register read and write the latched output value for PORTC. PORTC is multiplexed with several peripheral functions (Table 10-5). The pins have Schmitt Trigger input buffers. When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. The user should refer to the corresponding peripheral section for the correct TRIS bit settings. **Note:** On a Power-on Reset, these pins are configured as digital inputs. The contents of the TRISC register are affected by peripheral overrides. Reading TRISC always returns the current contents, even though a peripheral device may be overriding one or more of the pins. External interrupts, IN0, INT1 and INT2, are placed on RC3, RC4 and RC5 respectively. SSP alternate interface pins, SDI/SDA, SCK/SCL and SDO are placed on RC4, RC5, and RC7 pins respectively. These pins are multiplexed on PORTC and PORTD by using the SSPMX bit in the CONFIG3L register. USART pins RX/DT and TX/CK are placed on RC7 and RC6 respectively. The alternate Timer5 external clock input, T5CKI, and the alternate TMR0 external clock input, T0CKI, are placed on RC3 and are multiplexed with the PORTD (RD0) pin using the EXCLKMX configuration bit in CONFIG3L. Fault inputs to the 14-bit PWM module, FLTA and FLTB, are located on RC1 and RC2. FLTA input on RC1 is multiplexed with RD4 using the FLTAMX bit. ### **EXAMPLE 10-3: INITIALIZING PORTC** | CLRF | PORTC | ; Initialize PORTC by | |-------|-------|-------------------------| | | | ; clearing output | | | | ; data latches | | CLRF | LATC | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0xCF | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISC | ; Set RC<3:0> as inputs | | | | ; RC<5:4> as outputs | | | | ; RC<7:6> as inputs | | 1 | | | ### FIGURE 10-13: BLOCK DIAGRAM OF RC0 FIGURE 10-14: BLOCK DIAGRAM OF RC1 FIGURE 10-15: BLOCK DIAGRAM OF RC2 ### FIGURE 10-16: BLOCK DIAGRAM OF RC3 Note 1: The T0CKI/T5CKI bit is multiplexed with RD0 when the EXCLKM is enabled (= 1) in the configuration register. ### FIGURE 10-17: BLOCK DIAGRAM OF RC4 FIGURE 10-18: BLOCK DIAGRAM OF RC5 ### FIGURE 10-19: BLOCK DIAGRAM OF RC6 ### FIGURE 10-20: BLOCK DIAGRAM OF RC6 **TABLE 10-5: PORTC FUNCTIONS** | Name | Bit # | Buffer Type | Function | |--------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | RC0/T1OSO/T1CKI | bit 0 | ST | Input/output port pin or Timer1 oscillator output/Timer1 clock input. | | RC1/T1OSI/CCP2/<br>FLTA | bit 1 | ST/CMOS | Input/output port pin, Timer1 oscillator input, or Capture2 input/ Compare2 output/PWM output when CCP2MX configuration bit is disabled, or FLTA input. | | RC2/CCP1/FLTB | bit 2 | ST | Input/output port pin, Capture1 input/Compare1 output/PWM1 output, or FLTB input. | | RC3/T0CKI/T5CKI/<br>INT0 | bit 3 | ST | Input/output port pin, Timer0 and Timer5 alternate clock input, or external interrupt 0. | | RC4/INT1/SDI/SDA | bit 4 | ST | Input/output port pin, SPI Data in, I <sup>2</sup> C Data I/O, or external interrupt 1. | | RC5/INT2/SCK/SCL | bit 5 | ST | Input/output port pin or Synchronous Serial Port Clock I/O, or external interrupt 2. | | RC6/TX/CK/SS | bit 6 | ST | Input/output port pin, EUSART Asynchronous Transmit, EUSART Synchronous Clock, or SPI Slave Select input. | | RC7/RX/DT/SDO | bit 7 | ST | Input/output port pin, EUSART Asynchronous Receive, EUSART Synchronous Data, or SPI Data out. | **Legend:** ST = Schmitt Trigger input TABLE 10-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|-----------|----------------------------------------------|----------|--------|--------|--------|--------|--------|----------------------|---------------------------------| | PORTC | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xxxx xxxx | uuuu uuuu | | LATC | LATC Data | Output Regi | ster | | | | | | xxxx xxxx | uuuu uuuu | | TRISC | PORTC Da | ata Direction | Register | | | | | | 1111 1111 | 1111 1111 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | INTCON2 | RBPU | RBPU INTEDG0 INTEDG1 INTEDG2 — TMR0IP — RBIP | | | | | | | 1111 -1-1 | 1111 -1-1 | | INTCON3 | INT2IP | INT1IP | _ | INT2IE | INT1IE | _ | INT2IF | INT1IF | 11-0 0-00 | 11-0 0-00 | **Legend:** x = unknown, u = unchanged © 2003 Microchip Technology Inc. Preliminary DS39616B-page 123 ### 10.4 PORTD, TRISD and LATD Registers **Note:** PORTD is only available on PIC18F4X31 devices. PORTD is an 8-bit wide, bidirectional port. The corresponding Data Direction register is TRISD. Setting a TRISD bit (=1) will make the corresponding PORTD pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISD bit (=0) will make the corresponding PORTD pin an output (i.e., put the contents of the output latch on the selected pin). The Data Latch register (LATD) is also memory mapped. Read-modify-write operations on the LATD register read and write the latched output value for PORTD. All pins on PORTD are implemented with Schmitt Trigger input buffers. Each pin is individually configurable as an input or output. **Note:** On a Power-on Reset, these pins are configured as digital inputs. PORTD includes PWM<7:6> complementary fourth channel PWM outputs. PWM4 is the complementary output of PWM5 (the third channel), which is multiplexed with the RB5 pin. This output can be used as the alternate output using the PWM4MX configuration bit in CONFIG3L when the low-voltage programming pin (PGM) is used on RB5. RD1, RD2 and RD3 can be used as the alternate output for SDO, SDI/SDA and SCK/SCL using the SSPMX configuration bit in CONFIG3L. RD4 an be used as the alternate output for FLTA using the FLTAMX configuration bit in CONFIG3L. #### **EXAMPLE 10-4: INITIALIZING PORTD** | CLRF | PORTD | ; Initialize PORTD by clearing output | |-------|-------|---------------------------------------| | | | , 5 1 | | | | ; data latches | | CLRF | LATD | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0xCF | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISD | ; Set RD<3:0> as inputs | | | | ; RD<5:4> as outputs | | | | ; RD<7:6> as inputs | | | | | ### FIGURE 10-21: BLOCK DIAGRAM OF RD7:RD6 PINS FIGURE 10-22: BLOCK DIAGRAM OF RD5 FIGURE 10-23: BLOCK DIAGRAM OF RD4 ### FIGURE 10-24: BLOCK DIAGRAM OF RD3 ### FIGURE 10-25: BLOCK DIAGRAM OF RD2 ### FIGURE 10-26: BLOCK DIAGRAM OF RD1 ### FIGURE 10-27: BLOCK DIAGRAM OF RD0 **TABLE 10-7: PORTD FUNCTIONS** | Name | Bit # | Buffer Type | Function | |-----------------|-------|-------------|----------------------------------------------| | RD0/T0CKI/T5CKI | bit 0 | ST | Input/output port pin. | | RD1/SDO | bit 1 | ST | Input/output port pin. | | RD2/SDI/SDA | bit 2 | ST | Input/output port pin. | | RD3/SCK/SCL | bit 3 | ST | Input/output port pin. | | RD4/FLTA | bit 4 | ST | Input/output port pin. | | RD5/PWM4 | bit 5 | ST | Input/output port pin, or PCPWM output PWM4. | | RD6/PWM6 | bit 6 | ST | Input/output port pin, or PCPWM output PWM6. | | RD7/PWM7 | bit 7 | ST | Input/output port pin, or PCPWM output PWM7. | **Legend:** ST = Schmitt Trigger input, TTL = TTL input ### TABLE 10-8: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |-------|-----------|-------------------------------|-------|-----------|-----------|-------|-------|-------|----------------------|---------------------------------| | PORTD | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | xxxx xxxx | uuuu uuuu | | LATD | LATD Data | a Output Re | | xxxx xxxx | uuuu uuuu | | | | | | | TRISD | PORTD Da | PORTD Data Direction Register | | | | | | | | 1111 1111 | **Legend:** x = unknown, u = unchanged, – = unimplemented, read as '0'. Shaded cells are not used by PORTD. # 10.5 PORTE, TRISE and LATE Registers **Note:** PORTE is only available on PIC18F4X31 devices. PORTE is a 4-bit wide bidirectional port. Three pins (RE0/AN6, RE1/AN67 and RE2/AN8) are individually configurable as inputs or outputs. These pins have Schmitt Trigger input buffers. When selected as an analog input, these pins will read as '0's. The corresponding Data Direction register is TRISE. Setting a TRISE bit (= 1) will make the corresponding PORTE pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISE bit (= 0) will make the corresponding PORTE pin an output (i.e., put the contents of the output latch on the selected pin). TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs. **Note:** On a Power-on Reset, RE2:RE0 are configured as analog inputs. The Data Latch register (LATE) is also memory mapped. Read-modify-write operations on the LATE register read and write the latched output value for PORTE. The fourth pin of PORTE (MCLR/VPP/RE3) is an input only pin. Its operation is controlled by the MCLRE configuration bit in Configuration Register 3H (CONFIG3H<7>). When selected as a port pin (MCLRE = 0), it functions as a digital input only pin. As such, it does not have TRIS or LAT bits associated with its operation. Otherwise, it functions as the device's master clear input. In either configuration, RE3 also functions as the programming voltage input during programming. **Note:** On a Power-on Reset, RE3 is enabled as a digital input only if Master Clear functionality is disabled. ### **EXAMPLE 10-5: INITIALIZING PORTE** | CLRF | PORTE | ; I1 | nitialize PORTE by | |-------|-----------|------|--------------------| | | | ; c | learing output | | | | ; da | ata latches | | CLRF | LATE | ; A | lternate method | | | | ; to | o clear output | | | | ; da | ata latches | | MOVLW | 0x3F | ; Co | onfigure A/D | | MOVWF | ANSEL0 | ; fo | or digital inputs | | bcf | ANSEL1, ( | ; | | | MOVLW | 0x03 | ; Va | alue used to | | | | ; in | nitialize data | | | | ; d: | irection | | MOVWF | TRISE | ; Se | et RE<0> as input | | | | ; RI | E<1> as output | | | | ; RI | E<2> as input | ### 10.5.1 PORTE IN 28-PIN DEVICES For PIC18F2X31 devices, PORTE is only available when master clear functionality is disabled (CONFIG3H<7> = 0). In these cases, PORTE is a single bit, input only port comprised of RE3 only. The pin operates as previously described. FIGURE 10-28: RE2:RE0 BLOCK DIAGRAM ### FIGURE 10-29: RE3 BLOCK DIAGRAM #### REGISTER 10-1: TRISE REGISTER | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | |-----|-----|-----|-----|-----|--------|--------|--------| | _ | _ | _ | 1 | 1 | TRISE2 | TRISE1 | TRISE0 | | | | | | | | | | bit 7 bit 0 bit 7 Unimplemented: Read as '0' bit 6 Unimplemented: Read as '0' bit 5 Unimplemented: Read as '0' bit 4 Unimplemented: Read as '0' bit 3 Unimplemented: Read as '0' bit 2 TRISE2: RE2 Direction Control bit 1 = Input 0 = Output bit 1 TRISE1: RE1 Direction Control bit > 1 = Input 0 = Output TRISEO: REO Direction Control bit bit 0 > 1 = Input0 = Output Legend: R = Readable bit U = Unimplemented bit, read as '0' W = Writable bit - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown TABLE 10-9: PORTE FUNCTIONS | Name | Bit # | Buffer Type | Function | |--------------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | RE0/AN6 | bit 0 | ST | Input/output port pin, analog input. | | RE1/AN7 | bit 1 | ST | Input/output port pin, analog input. | | RE2/AN8 | bit 2 | ST | Input/output port pin, analog input. | | MCLR/VPP/RE3 | bit 3 | ST | Input only port pin or programming voltage input (if MCLR is disabled); Master Clear input or programming voltage input (if MCLR is enabled). | **Legend:** ST = Schmitt Trigger input, TTL = TTL input ### TABLE 10-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|-------|-------|-------|-------|--------------------|-----------|--------------|--------|----------------------|---------------------------------| | PORTE | _ | _ | _ | - | RE3 <sup>(1)</sup> | RE2 | RE1 | RE0 | q000 | q000 | | LATE | _ | _ | _ | _ | _ | LATE Data | Output Re | gister | xxx | uuu | | TRISE | _ | _ | _ | _ | _ | PORTE Da | ata Directio | n bits | 111 | 111 | | ANSEL0 | ANS7 | ANS6 | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 1111 1111 | | ANSEL1 | ANS15 | ANS14 | ANS13 | ANS12 | ANS11 | ANS10 | ANS9 | ANS8 | 0 | 0 | **Legend:** $\bar{x}$ = unknown, $\bar{u}$ = unchanged, – = unimplemented, read as '0', $\bar{q}$ = value depends on condition. Shaded cells are not used by PORTE. Note 1: Implemented only when Master Clear functionality is disabled (CONFIG3H<7> = 0). ### 11.0 TIMERO MODULE The Timer0 module has the following features: - Software selectable as an 8-bit or 16-bit timer/ counter - · Readable and writable - Dedicated 8-bit software programmable prescaler - · Clock source selectable to be external or internal - Interrupt-on-overflow from FFh to 00h in 8-bit mode and FFFFh to 0000h in 16-bit mode - Edge select for external clock Figure 11-1 shows a simplified block diagram of the Timer0 module in 8-bit mode and Figure 11-2 shows a simplified block diagram of the Timer0 module in 16-bit mode. The T0CON register (Register 11-1) is a readable and writable register that controls all the aspects of Timer0, including the prescale selection. ### REGISTER 11-1: TOCON: TIMERO CONTROL REGISTER | R/W-1 |--------|---------|-------|-------|-------|-------|-------|-------| | TMR00N | T016BIT | T0CS | T0SE | PSA | T0PS2 | T0PS1 | T0PS0 | | bit 7 | | | | | | | bit 0 | bit 7 TMR0ON: Timer0 On/Off Control bit 1 = Enables Timer0 0 = Stops Timer0 bit 6 T016BIT: Timer0 16-bit Control bit 1 = Timer0 is configured as an 8-bit timer/counter 0 = Timer0 is configured as a 16-bit timer/counter bit 5 Tocs: Timer0 Clock Source Select bit 1 = Transition on T0CKI pin 0 = Internal instruction cycle clock (CLKO) bit 4 T0SE: Timer0 Source Edge Select bit 1 = Increment on high-to-low transition on T0CKI pin 0 = Increment on low-to-high transition on T0CKI pin bit 3 PSA: Timer0 Prescaler Assignment bit 1 = Tlmer0 prescaler is NOT assigned. Timer0 clock input bypasses prescaler. 0 = Timer0 prescaler is assigned. Timer0 clock input comes from prescaler output. bit 2-0 TOPS2:TOPS0: Timer0 Prescaler Select bits 111 =1:256 prescale value 110 =1:128 prescale value 101 =1:64 prescale value 100 =1:32 prescale value 011 =1:16 prescale value 010 =1:8 prescale value 001 =1:4 prescale value 000 =1:2 prescale value ### Legend: | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | |--------------------|------------------|----------------------|--------------------| | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | ### FIGURE 11-1: TIMERO BLOCK DIAGRAM IN 8-BIT MODE ### FIGURE 11-2: TIMERO BLOCK DIAGRAM IN 16-BIT MODE ### 11.1 Timer0 Operation Timer0 can operate as a timer or as a counter. Timer mode is selected by clearing the T0CS bit. In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting the ToCS bit. In Counter mode, Timer0 will increment, either on every rising or falling edge of pin RC3/ToCKI. The incrementing edge is determined by the Timer0 Source Edge Select bit (ToSE). Clearing the ToSE bit selects the rising edge. When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. ### 11.2 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module. The prescaler is not readable or writable. The PSA and T0PS2:T0PS0 bits determine the prescaler assignment and prescale ratio. Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF $\,$ TMR0 , $\,$ MOVWF $\,$ TMR0 , $\,$ BSF $\,$ TMR0 , $\,$ x....etc.) will clear the prescaler count. **Note:** Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment. ## 11.2.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control (i.e., it can be changed "on-the-fly" during program execution). ### 11.3 Timer0 Interrupt The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h in 8-bit mode, or FFFFh to 0000h in 16-bit mode. This overflow sets the TMR0IF bit. The interrupt can be masked by clearing the TMR0IE bit. The TMR0IF bit must be cleared in software by the Timer0 module interrupt service routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from Sleep mode, since the timer requires clock cycles, even when TOCS is set. ## 11.4 16-Bit Mode Timer Reads and Writes TMR0H is not the high byte of the timer/counter in 16-bit mode, but is actually a buffered version of the high byte of Timer0 (refer to Figure 11-2). The high byte of the Timer0 counter/timer is not directly readable nor writable. TMR0H is updated with the contents of the high byte of Timer0 during a read of TMR0L. This provides the ability to read all 16 bits of Timer0 without having to verify that the read of the high and low byte were valid due to a rollover between successive reads of the high and low byte. A write to the high byte of Timer0 must also take place through the TMR0H buffer register. Timer0 high byte is updated with the contents of TMR0H when a write occurs to TMR0L. This allows all 16 bits of Timer0 to be updated at once. #### TABLE 11-1: REGISTERS ASSOCIATED WITH TIMERO | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|---------------------------------|--------------------|----------|-------------------------------|-------|--------|--------|-------|----------------------|---------------------------------| | TMR0L | Timer0 Module Low Byte Register | | | | | | | | | uuuu uuuu | | TMR0H | Timer0 Modu | ule High Byte I | Register | | | | | | 0000 0000 | 0000 0000 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | T0CON | TMR00N | T016BIT | T0CS | T0SE | PSA | T0PS2 | T0PS1 | T0PS0 | 1111 1111 | 1111 1111 | | TRISA | RA7 <sup>(1)</sup> | RA6 <sup>(1)</sup> | PORTA D | PORTA Data Direction Register | | | | | | 1111 1111 | **Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0.**Note 1:**RA6 and RA7 are enabled as I/O pins depending on the Oscillator mode selected in Configuration Word 1H. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 135 NOTES: ### 12.0 TIMER1 MODULE The Timer1 module timer/counter has the following features: - 16-bit timer/counter (two 8-bit registers; TMR1H and TMR1L) - Readable and writable (both registers) - · Internal or external clock select - Interrupt-on-overflow from FFFFh to 0000h - · Reset from CCP module special event trigger - · Status of system clock operation Figure 12-1 is a simplified block diagram of the Timer1 module. Register 12-1 details the Timer1 control register. This register controls the Operating mode of the Timer1 module, and contains the Timer1 Oscillator Enable bit (T1OSCEN). Timer1 can be enabled or disabled by setting or clearing control bit TMR1ON (T1CON<0>). The Timer1 oscillator can be used as a secondary clock source in power-managed modes. When the T1RUN bit is set, the Timer1 oscillator provides the system clock. If the Fail-Safe Clock Monitor is enabled and the Timer1 oscillator fails while providing the system clock, polling the T1RUN bit will indicate whether the clock is being provided by the Timer1 oscillator or another source. Timer1 can also be used to provide Real-Time Clock (RTC) functionality to applications with only a minimal addition of external components and code overhead. #### REGISTER 12-1: T1CON: TIMER1 CONTROL REGISTER | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|---------|---------|---------|--------|--------|--------| | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | | bit 7 | | | | | | | bit 0 | - bit 7 RD16: 16-bit Read/Write Mode Enable bit - 1 = Enables register read/write of Tlmer1 in one 16-bit operation - 0 = Enables register read/write of Timer1 in two 8-bit operations - bit 6 T1RUN: Timer1 System Clock Status bit - 1 = System clock is derived from Timer1 oscillator - 0 = System clock is derived from another source - bit 5-4 T1CKPS1:T1CKPS0: Timer1 Input Clock Prescale Select bits - 11 =1:8 Prescale value - 10 =1:4 Prescale value - 01 =1:2 Prescale value - 00 =1:1 Prescale value - bit 3 T10SCEN: Timer1 Oscillator Enable bit - 1 = Timer1 oscillator is enabled - 0 = Timer1 oscillator is shut-off The oscillator inverter and feedback resistor are turned off to eliminate power drain. bit 2 T1SYNC: Timer1 External Clock Input Synchronization Select bit When TMR1CS = 1 (External Clock): - 1 = Do not synchronize external clock input - 0 = Synchronize external clock input When TMR1CS = 0 (Internal Clock): This bit is ignored. Timer1 uses the internal clock when TMR1CS = 0. - bit 1 TMR1CS: Timer1 Clock Source Select bit - 1 = External clock from pin RC0/T1OSO/T1CKI (on the rising edge) - 0 = Internal clock (Fosc/4) - bit 0 TMR1ON: Timer1 On bit - 1 = Enables Timer1 - 0 = Stops Timer1 | Legend: | | | | |--------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### 12.1 **Timer1 Operation** Timer1 can operate in one of these modes: - · As a timer - · As a synchronous counter - · As an asynchronous counter The Operating mode is determined by the Clock Select bit, TMR1CS (T1CON<1>). When TMR1CS = 0. Timer1 increments every instruction cycle. When TMR1CS = 1, Timer1 increments on every rising edge of the external clock input or the Timer1 oscillator, if enabled. When the Timer1 oscillator is enabled (T1OSCEN is set), the RC1/T1OSI/CCP2/FLTA and RC0/T1OSO/ T1CKI pins become inputs. That is, the TRISC1:TRISC0 value is ignored, and the pins are read as '0'. Timer1 also has an internal "Reset input". This Reset can be generated by the CCP module (see Section 15.4.4 "Special Event Trigger"). #### **FIGURE 12-1:** TIMER1 BLOCK DIAGRAM Note 1: When enable bit T1OSCEN is cleared, the inverter and feedback resistor are turned off. This eliminates power drain. #### **FIGURE 12-2:** TIMER1 BLOCK DIAGRAM: 16-BIT READ/WRITE MODE Note 1: When enable bit T1OSCEN is cleared, the inverter and feedback resistor are turned off. This eliminates power drain. #### 12.2 Timer1 Oscillator A crystal oscillator circuit is built-in between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting control bit T1OSCEN (T1CON<3>). The oscillator is a low-power oscillator rated for 32 kHz crystals. It will continue to run during all power-managed modes. The circuit for a typical LP oscillator is shown in Figure 12-3. Table 12-1 shows the capacitor selection for the Timer1 oscillator. The user must provide a software time delay to ensure proper start-up of the Timer1 oscillator. FIGURE 12-3: EXTERNAL COMPONENTS FOR THE TIMER1 LP OSCILLATOR TABLE 12-1: CAPACITOR SELECTION FOR THE TIMER OSCILLATOR | Osc Type | Freq | C1 | C2 | | | |----------|--------|----------------------|----------------------|--|--| | LP | 32 kHz | 27 pF <sup>(1)</sup> | 27 pF <sup>(1)</sup> | | | - **Note 1:** Microchip suggests this value as a starting point in validating the oscillator circuit. - 2: Higher capacitance increases the stability of the oscillator, but also increases the start-up time. - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - **4:** Capacitor values are for design guidance only. ## 12.3 Timer1 Oscillator Layout Considerations The Timer1 oscillator for PIC18F2331/2431/4331/4431 devices incorporates an additional low-power feature. When this option is selected, it allows the oscillator to automatically reduce its power consumption when the microcontroller is in Sleep mode. During normal device operation, the oscillator draws full current. As high noise environments may cause excessive oscillator instability in Sleep mode, this option is best suited for low noise applications where power conservation is an important design consideration. The low-power option is enabled by clearing the T1OSCMX bit (CONFIG3L<5>). By default, the option is disabled, which results in a more-or-less constant current draw for the Timer1 oscillator. Due to the low power nature of the oscillator, it may also be sensitive to rapidly changing signals in close proximity. The oscillator circuit, shown in Figure 12-3, should be located as close as possible to the microcontroller. There should be no circuits passing within the oscillator circuit boundaries other than Vss or VDD. If a high-speed circuit must be located near the oscillator (such as the CCP1 pin in output compare or PWM mode, or the primary oscillator using the OSC2 pin), a grounded guard ring around the oscillator circuit, as shown in Figure 12-4, may be helpful when used on a single sided PCB, or in addition to a ground plane. FIGURE 12-4: OSCILLATOR CIRCUIT WITH GROUNDED GUARD RING ### 12.4 Timer1 Interrupt The TMR1 register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The Timer1 interrupt, if enabled, is generated on overflow, which is latched in interrupt flag bit, TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing Timer1 interrupt enable bit, TMR1IE (PIE1<0>). ### 12.5 Resetting Timer1 Using a CCP Trigger Output If the CCP module is configured in Compare mode to generate a "special event trigger" (CCP1M3:CCP1M0 = 1011), this signal will reset Timer1 and start an A/D conversion if the A/D module is enabled (see Section 15.4.4 "Special Event Trigger" for more information.). Note: The special event triggers from the CCP1 module will not set interrupt flag bit TMR1IF (PIR1<0>). Timer1 must be configured for either Timer or Synchronized Counter mode to take advantage of this feature. If Timer1 is running in Asynchronous Counter mode, this Reset operation may not work. In the event that a write to Timer1 coincides with a special event trigger from CCP1, the write will take precedence. In this mode of operation, the CCPR1H:CCPR1L registers pair effectively becomes the period register for Timer1. ### 12.6 Timer1 16-Bit Read/Write Mode Timer1 can be configured for 16-bit reads and writes (see Figure 12-2). When the RD16 control bit (T1CON<7>) is set, the address for TMR1H is mapped to a buffer register for the high byte of Timer1. A read from TMR1L will load the contents of the high byte of Timer1 into the Timer1 high byte buffer. This provides the user with the ability to accurately read all 16 bits of Timer1 without having to determine whether a read of the high byte, followed by a read of the low byte, is valid, due to a rollover between reads. A write to the high byte of Timer1 must also take place through the TMR1H buffer register. Timer1 high byte is updated with the contents of TMR1H when a write occurs to TMR1L. This allows a user to write all 16 bits to both the high and low bytes of Timer1 at once. The high byte of Timer1 is not directly readable or writable in this mode. All reads and writes must take place through the Timer1 high byte buffer register. Writes to TMR1H do not clear the Timer1 prescaler. The prescaler is only cleared on writes to TMR1L. ## 12.7 Using Timer1 as a Real-Time Clock Adding an external LP oscillator to Timer1 (such as the one described in **Section 12.2 "Timer1 Oscillator"**), gives users the option to include RTC functionality to their applications. This is accomplished with an inexpensive watch crystal to provide an accurate time base, and several lines of application code to calculate the time. When operating in Sleep mode and using a battery or supercapacitor as a power source, it can completely eliminate the need for a separate RTC device and battery backup. The application code routine RTCisr, shown in Example 12-1, demonstrates a simple method to increment a counter at one-second intervals using an interrupt service routine. Incrementing the TMR1 register pair to overflow triggers the interrupt and calls the routine, which increments the seconds counter by one. Additional counters for minutes and hours are incremented as the previous counter overflow. Since the register pair is 16-bits wide, counting up to overflow the register directly from a 32.768 kHz clock would take 2 seconds. To force the overflow at the required one-second intervals, it is necessary to preload it; the simplest method is to set the MSbit of TMR1H with a BSF instruction. Note that the TMR1L register is never preloaded or altered; doing so may introduce cumulative error over many cycles. For this method to be accurate, Timer1 must operate in Asynchronous mode, and the Timer1 overflow interrupt must be enabled (PIE1<0> = 1), as shown in the routine RTCinit. The Timer1 oscillator must also be enabled and running at all times. ### EXAMPLE 12-1: IMPLEMENTING A REAL-TIME CLOCK USING A TIMER1 INTERRUPT SERVICE ``` RTCinit MOVLW 0x80 ; Preload TMR1 register pair MOVWF TMR1H ; for 1 second overflow CLRF TMR1L MOVLW b'00001111'; Configure for external clock, MOVWF T10SC ; Asynchronous operation, external oscillator ; Initialize timekeeping registers CLRF secs CLRF mins MOVIW .12 MOVWF hours BSF PIE1, TMR1IE ; Enable Timer1 interrupt RETURN RTCisr TMR1H, 7 ; Preload for 1 sec overflow BSF BCF PIR1, TMR1IF ; Clear interrupt flag INCF secs, F ; Increment seconds MOVLW .59 ; 60 seconds elapsed? CPFSGT secs RETURN ; No, done CLRF secs ; Clear seconds INCF mins, F ; Increment minutes MOVLW .59 ; 60 minutes elapse ; 60 minutes elapsed? CPFSGT mins RETURN ; No, done CLRF mins mins ; clear minutes hours, F ; Increment hours ; clear minutes INCF MOVLW .23 ; 24 hours elapsed? CPFSGT hours RETURN ; No, done MOVLW .01 : Reset hours to 1 MOVWF hours RETURN ; Done ``` ### TABLE 12-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value o | | Valu<br>all c<br>Res | ther | |--------|----------------------------------------------------------------------------|----------------|-------------|---------------|---------------|-----------|--------|--------|---------|-----|----------------------|------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | -000 00 | 00x | 0000 | 000u | | PIR1 | ı | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | -000 00 | 000 | -000 | 0000 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | -000 00 | 000 | -000 | 0000 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 1111 13 | 111 | -111 | 1111 | | TMR1L | Holding Req | gister for the | Least Signi | ficant Byte o | of the 16-bit | ΓMR1 Regi | ster | | xxxx x | xxx | uuuu | uuuu | | TMR1H | Holding Register for the Most Significant Byte of the 16-bit TMR1 Register | | | | | | | | xxxx x | xxx | uuuu | uuuu | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 0000 00 | 000 | u0uu | uuuu | **Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module. NOTES: ## 13.0 TIMER2 MODULE The Timer2 module timer has the following features: - 8-bit timer (TMR2 register) - 8-bit period register (PR2) - · Readable and writable (both registers) - Software programmable prescaler (1:1, 1:4, 1:16) - Software programmable postscaler (1:1 to 1:16) - · Interrupt on TMR2 match with PR2 - SSP module optional use of TMR2 output to generate clock shift Timer2 has a control register shown in Register 13-1. TMR2 can be shut off by clearing control bit TMR2ON (T2CON<2>) to minimize power consumption. Figure 13-1 is a simplified block diagram of the Timer2 module. Register 13-1 shows the Timer2 control register. The prescaler and postscaler selection of Timer2 are controlled by this register. ## 13.1 Timer2 Operation Timer2 can be used as the PWM time base for the PWM mode of the CCP module. The TMR2 register is readable and writable, and is cleared on any device Reset. The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS1:T2CKPS0 (T2CON<1:0>). The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit TMR2IF, (PIR1<1>)). The prescaler and postscaler counters are cleared when any of the following occurs: - · A write to the TMR2 register - · A write to the T2CON register - Any device Reset (Power-on Reset, MCLR Reset, Watchdog Timer Reset or Brown-out Reset) TMR2 is not cleared when T2CON is written. ## REGISTER 13-1: T2CON: TIMER2 CONTROL REGISTER | U-0 | R/W-0 |-------|---------|---------|---------|---------|--------|---------|---------| | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | | bit 7 | | | | | | | bit 0 | bit 7 Unimplemented: Read as '0' bit 6-3 TOUTPS3:TOUTPS0: Timer2 Output Postscale Select bits 0000 = 1:1 Postscale 0001 =1:2 Postscale • 1111 =1:16 Postscale bit 2 TMR2ON: Timer2 On bit 1 = Timer2 is on 0 = Timer2 is off bit 1-0 T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits 00 = Prescaler is 1 01 = Prescaler is 4 1x = Prescaler is 16 #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## 13.2 Timer2 Interrupt The Timer2 module has an 8-bit period register, PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon Reset. ## 13.3 Output of TMR2 The output of TMR2 (before the postscaler) is fed to the Synchronous Serial Port module, which optionally uses it to generate the shift clock. FIGURE 13-1: TIMER2 BLOCK DIAGRAM TABLE 13-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|------------------------|---------------|---------|---------|---------|--------|---------|---------|----------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | -000 0000 | -000 0000 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | -000 0000 | -000 0000 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | -111 1111 | -111 1111 | | TMR2 | Timer2 Mod | dule Register | r | | | | | | 0000 0000 | 0000 0000 | | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | PR2 | Timer2 Period Register | | | | | | | | 1111 1111 | 1111 1111 | $\textbf{Legend:} \quad x = \text{unknown}, u = \text{unchanged}, - = \text{unimplemented read as `0'}. \text{ Shaded cells are not used by the Timer2 module}.$ ## 14.0 TIMER5 MODULE The Timer5 module implements these features: - 16-bit timer/counter operation - Synchronous and asynchronous counter modes - · Continuous and Single-Shot operating modes - Four programmable prescaler values (1:1 to 1:8) - · Interrupt generated on period match - · Special event trigger Reset function - · Double-buffered registers - · Operation during Sleep - · CPU wake-up from Sleep - Selectable hardware Reset input with a wake-up feature Timer5 is a general-purpose timer/counter that incorporates additional features for use with the Motion Feedback module (see **Section 16.0 "Motion Feedback Module"**). It may also be used as a general-purpose timer or a special event trigger delay timer. When used as a general-purpose timer, it can be configured to generate a delayed special event trigger (e.g., an ADC special event trigger) using a pre-programmed period delay. Timer5 is controlled through the Timer5 Control Register (T5CON), shown in Register 14-1. The timer can be enabled or disabled by setting or clearing the control bit TMR5ON (T5CON<0>). A block diagram of Timer5 is shown in Figure 14-1. #### REGISTER 14-1: T5CON: TIMER5 CONTROL REGISTER | R/W-0 |-------|-------|-------|-------|-------|--------|--------|--------| | T5SEN | RESEN | T5MOD | T5PS1 | T5PS0 | T5SYNC | TMR5CS | TMR5ON | | bit 7 | | | | | | | bit 0 | - bit 7 T5SEN: Timer5 Sleep Enable bit<sup>(1)</sup> - 1 = Timer5 enabled during Sleep - 0 = Timer5 disabled during Sleep - bit 6 RESEN: Special Event Reset Enable bit - 1 = Special Event Reset disabled - 0 = Special Event Reset enabled - bit 5 **T5MOD:** Timer5 Mode bit - 1 = Single-Shot mode enabled - 0 = Continuous Count mode enabled - bit 4:3 T5PS1:T5PS0: Timer5 Input Clock Prescale Select bits - 11 =1:8 - 10 =1:4 - 01 = 1:2 - 00 =1:1 - bit 2 T5SYNC: Timer5 External Clock Input Synchronization Select bit ## When TMR5CS = 1: - 1 = Do not synchronize external clock input - 0 = Synchronize external clock input ## When TMR5CS = 0: This bit is ignored. Timer5 uses the internal clock when TMR5CS = 0 - bit 1 TMR5CS: Timer5 Clock Source Select bit - 1 = External clock from pin T5CKI - 0 = Internal clock (TCY) - bit 0 TMR5ON: Timer5 On bit - 1 = Timer5 enabled - 0 = Timer5 disabled Note 1: For Timer5 to operate during Sleep mode, T5SYNC must be set. ## Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown FIGURE 14-1: TIMER5 BLOCK DIAGRAM (16-BIT READ/WRITE MODE SHOWN) ## 14.1 Timer5 Operation Timer5 combines two 8-bit registers to function as a 16-bit timer. The TMR5L register is the actual low byte of the timer; it can be read and written to directly. The high byte is contained in an unmapped register; it is read and written to through TMR5H, which serves as a buffer. Each register increments from 00h to FFh. A second register pair, PR5H and PR5L, serves as a period register; it sets the maximum count for the TMR5 register pair. When TMR5 reaches the value of PR5, the timer rolls over to 00h and sets the TMR5IF interrupt flag. A simplified block diagram of the Timer5 module is shown in Figure 2-1. Note: The TIMER5 may be used as a general purpose timer and as the time base resource to the Motion Feedback module (Input Capture or Quadrature Encoder Interface). Timer5 supports three configurations: - 16-bit Synchronous Timer - 16-bit Synchronous Counter - 16-bit Asynchronous Counter In Synchronous Timer configuration, the timer is clocked by the internal device clock. The optional Timer5 prescaler divides the input by 2, 4, 8, or not at all (1:1). The TMR5 register pair increments on Q1. Clearing TMR5CS (= 0) selects the internal device clock as the timer sampling clock. In Synchronous Counter configuration, the timer is clocked by the external clock (T5CKI) with the optional prescaler. The external T5CKI is selected by setting the TMR5CS bit (TMR5CS = 1); the internal clock is selected by clearing TMR5CS. The external clock is synchronized to the internal clock by clearing the T5SYNC bit. The input on T5CKI is sampled on every Q2 and Q4 of the internal clock. The low to rise transition is decoded on three adjacent samples and the Timer5 is incremented on the next Q1. The T5CKI minimum pulse width high and low time must be greater than TCY/2. In Asynchronous Counter configuration, Timer5 is clocked by the external clock (T5CKI) with the optional prescaler. In this mode, T5CKI is not synchronized to the internal clock. By setting TMR5CS, the external input clock (T5CKI) can be used as the counter sampling clock. When T5SYNC is set, the external clock is not synchronized to the internal device clock. The timer count is not reset automatically when the module is disabled. The user may write the counter register to initialize the counter. Note: The Timer5 module does NOT prevent writes to the PR5 registers (PR5H:PR5L) while the timer is enabled. Writing to PR5 while the timer is enabled may result in unexpected period match events. # 14.1.1 CONTINUOUS AND SINGLE-SHOT OPERATION Timer5 has two operating modes: Continuous-count and Single-shot. Continuous-count mode is selected by clearing the T5MOD control bit (= 0). In this mode, the Timer5 time base will start incrementing according to the prescaler settings until a TMR5/PR5 match occurs, or until TMR5 rolls over (FFFFh to 0000h). The TMR5IF interrupt flag is set, the TMR5 register is reset on the following input clock edge, and the timer continues to count for as long as the TMR5ON bit remains set. Single-shot mode is selected by setting T5MOD (= 1). In this mode, the Timer5 time base begins to increment according to the prescaler settings until a TMR5/PR5 match occurs. This causes the TMR5IF interrupt flag to be set, the TMR5 register pair to be cleared on the following input clock edge, and the TMR5ON bit to be cleared by the hardware to halt the timer. The Timer5 time base can only start incrementing in Single-shot mode under two conditions: - 1. Timer5 is enabled (TMR5ON is set), or - Timer5 is disabled, and a Special Event Reset trigger is present on the Timer5 reset input. (See Section 14.7 "Timer5 Special Event Reset Input" for additional information). ## 14.2 16-bit Read/Write and Write Modes As noted, the actual high byte of the Timer5 register pair is mapped to TMR5H, which serves as a buffer. Reading TMR5L will load the contents of the high byte of the register pair into the TMR5H register. This allows the user to accurately read all 16 bits of the register pair, without having to determine whether a read of the high byte followed by the low byte is valid due to a rollover between reads. Since the actual high byte of the Timer5 register pair is not directly readable or writable, it must be read and written to through the Timer5 High Byte Buffer register (TMR5H). The T5 high byte is updated with the contents of TMR5H when a write occurs to TMR5L. This allows a user to write all 16 bits to both the high and low bytes of Timer5 at once. Writes to TMR5H do not clear the Timer5 prescaler. The prescaler is only cleared on writes to TMR5L. #### 14.2.1 16-BIT READ-MODIFY-WRITE Read-modify-write instructions like BSF and BCF will read the contents of a register, make the appropriate changes, and place the result back into the register. The write portion of a read-modify-write instruction of TMR5H will not update the contents of the high byte of TMR5 until a write of TMR5L takes place. Only then will the contents of TMR5H be placed into the high byte of TMR5. #### 14.3 Timer5 Prescaler The Timer5 clock input (either TCY or the external clock) may be divided by using the Timer5 programmable prescaler. The prescaler control bits T5PS1:T5PS0 (T5CON<4:3>) select a prescale factor of 2, 4, 8 or no prescale. The Timer5 prescaler is cleared by any of the following: - · A write to the Timer5 register - Disabling Timer5 (TMR5ON = 0) - A device Reset such as Master Clear, POR or BOR **Note:** Writing to the T5CON register does not clear the Timer5. ## 14.4 Noise Filter The Timer5 module includes an optional input noise filter, designed to reduce spurious signals in noisy operating environments. The filter ensures that the input is not permitted to change until a stable value has been registered for three consecutive sampling clock cycles. The noise filter is part of the input filter network associated with the Motion Feedback Module (see Section 16.0 "Motion Feedback Module"). All of the filters are controlled using the Digital Filter Control (DFLTCON) register (Register 16-3). The Timer5 filter can be individually enabled or disabled by setting or clearing the FLT4EN bit (DFLTCON<7>). It is disabled on all BOR and BOR resets. For additional information, refer to **Section 16.3** "**Noise Filters**" in the Motion Feedback module. ## 14.5 Timer5 Interrupt Timer5 has the ability to generate an interrupt on a period match. When the PR5 register is loaded with a new period value (00FFh), the Timer5 time base increments until its value is equal to the value of PR5. When a match occurs, the Timer5 interrupt is generated on the rising edge of Q4; TMR5IF is set on the next Tcy. The interrupt latency (i.e., the time elapsed from the moment Timer5 rolls over until TMR5IF is set) will not exceed 1 Tcy. When the Timer5 clock input is prescaled and a TMR5/PR5 match occurs, the interrupt will be generated on the first Q4 rising edge after TMR5 resets. ## 14.6 Timer5 Special Event Trigger Output A Timer5 special event trigger is generated on a TMR5/ PR5 match. The special event trigger is generated on the falling edge of Q3. Timer5 must be configured for either Synchronous mode (counter or timer) to take advantage of the special event trigger feature. If Timer5 is running in Asynchronous Counter mode, the special event trigger may not work and should not be used. ## 14.7 Timer5 Special Event Reset Input In addition to the special event output, Timer5 has a Special Event Reset input that may be used with Input Capture channel 1 (IC1) of the Motion Feedback module. To use the Special Event Reset, the Capture 1 Control register CAP1CON must be configured for one of the special event trigger modes (CAP1M3:CAP1M0 = 1110 or 1111). The Special Event Reset trigger can be disabled by setting the $\overline{\text{RESEN}}$ control bit (T5CON<6>). The Special Event Reset resets the Timer5 time base. This reset occurs in either Continuous-count or Single-shot modes. ### 14.7.1 WAKE-UP ON IC1 EDGE The Timer5 Special Event Reset input can act as a Timer5 wake-up and a start-up pulse. Timer5 must be in Single-shot mode and disabled (TMR5ON = 0). An active edge on the CAP1 input pin will set TMR5ON; the timer is subsequently incremented on the next following clock according to the prescaler and the Timer5 clock settings. A subsequent hardware time-out (such as TMR5/PR5 match) will clear the TMR5ON bit and stop the timer. # 14.7.2 DELAYED-ACTION EVENT TRIGGER An active edge on CAP1 can also be used to initiate some later action delayed by the Timer5 time base. In this case, Timer5 increments as before after being triggered. When the hardware time-out occurs, the special event trigger output is generated and used to trigger another action, such as an A/D conversion. This allows a given hardware action to be referenced from a capture edge on CAP1 and delayed by the timer. The event timing for the delayed action event trigger is discussed further in **Section 16.1 "Input Capture"**. # 14.7.3 SPECIAL EVENT RESET WHILE TIMER5 IS INCREMENTING In the event that a bus write to Timer5 coincides with a Special Event Reset trigger, the bus write will always take precedence over Special Event Reset trigger. ## 14.8 Operation in Sleep Mode When Timer5 is configured for asynchronous operation, it will continue to increment each timer clock (or prescale multiple of clocks). Executing the SLEEP instruction will either stop the timer or let the timer continue, depending on the setting of the Timer5 Sleep Enable bit, T5SE. If T5SE is set (= 1), the timer continues to run when the SLEEP instruction is executed and the external clock is selected (TMR5CS = 1). If T5SE is cleared, the timer stops when a SLEEP instruction is executed, regardless of the state of the GTPCS bit. To summarize, Timer5 will continue to increment when a SLEEP instruction is executed only if all of these bits are set: - TMR5ON - T5SE - TMR5CS - T5SYNC # 14.8.1 INTERRUPT DETECT IN SLEEP MODE When configured as described above, Timer5 will continue to increment on each rising edge on T5CKI while in Sleep mode. When a TMR5/PR5 match occurs, an interrupt is generated which can wake the part. TABLE 14-1: REGISTERS ASSOCIATED WITH TIMER5 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value<br>POR, E | - | Value<br>oth<br>Res | ner | |---------|-----------|---------------|-----------|--------|---------|---------|--------|--------|-----------------|------|---------------------|------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 0 | 000x | 0000 | 000u | | IPR3 | _ | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | 1 1 | 1111 | 1 | 1111 | | PIE3 | _ | _ | _ | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | 0 | 0000 | 0 | 0000 | | PIR3 | _ | _ | _ | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | 0 | 0000 | 0 | 0000 | | TMR5H | Timer5 Re | gister High E | Byte | | | | | | xxxx x | xxxx | uuuu | uuuu | | TMR5L | Tlmer5 Re | gister Low B | yte | | | | | | xxxx x | xxxx | uuuu | uuuu | | PR5H | Timer5 Pe | riod Register | High Byte | | | | | | 1111 1 | 1111 | 1111 | 1111 | | PR5L | Timer5 Pe | riod Register | Low Byte | | | | | | 1111 1 | 1111 | 1111 | 1111 | | T5CON | T5SEN | RESEN | T5MOD | T5PS1 | T5PS0 | T5SYNC | TMR5CS | TMR5ON | 0000 | 0000 | 0000 | 0000 | | CAP1CON | _ | CAP1REN | _ | _ | CAP1M3 | CAP1M2 | CAP1M1 | CAP1M0 | -1 C | 0000 | -1-0 | 0000 | | DFLTCON | _ | FLT4EN | FLT3EN | FLT2EN | FLT1EN | FLTCK2 | FLTCK1 | FLTCK0 | -000 0 | 0000 | -000 | 0000 | **Legend:** x = unknown, u = unchanged, - = unimplemented. NOTES: # 15.0 CAPTURE/COMPARE/PWM (CCP) MODULES The CCP (Capture/Compare/PWM) module contains a 16-bit register that can operate as a 16-bit Capture register, a 16-bit Compare register or a PWM Master/Slave Duty Cycle register. Table 15-1 shows the timer resources required for each of the CCP module modes. The operation of CCP1 is identical to that of CCP2, with the exception of the special event trigger. Therefore, operation of a CCP module is described with respect to CCP1, except where noted. ## REGISTER 15-1: CCPxCON: CCP MODULE CONTROL REGISTER | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|--------|--------|--------|--------| | _ | _ | DCxB1 | DCxB0 | CCPxM3 | CCPxM2 | CCPxM1 | CCPxM0 | | bit 7 | | | | | | | bit 0 | bit 7-6 Unimplemented: Read as '0' bit 5-4 DCxB1:DCxB0: PWM Duty Cycle bit1 and bit0 Capture mode: Unused Compare mode: Unused PWM mode: These bits are the two LSbs (bit 1 and bit 0) of the 10-bit PWM duty cycle. The upper eight bits (DCx9:DCx2) of the duty cycle are found in CCPRxL. ## bit 3-0 CCPxM3:CCPxM0: CCPx Mode Select bits 0000 =Capture/Compare/PWM disabled (resets CCPx module) 0001 =Reserved 0010 =Compare mode, toggle output on match (CCPxIF bit is set) 0011 =Reserved 0100 =Capture mode, every falling edge 0101 =Capture mode, every rising edge 0110 =Capture mode, every 4th rising edge 0111 =Capture mode, every 16th rising edge 1000 =Compare mode, Initialize CCP pin Low, on compare match force CCP pin High (CCPxIF bit is set) 1001 =Compare mode, Initialize CCP pin High, on compare match force CCP pin Low (CCPxIF bit is set) 1010 = Compare mode, Generate software interrupt-on-compare match (CCPxIF bit is set, CCP pin is unaffected) 1011 =Compare mode, Trigger special event (CCP2IF bit is set) 11xx =PWM mode ## Legend: | R = Readable bit W = Writable bit | | U = Unimplemented b | oit, read as '0' | |-----------------------------------|------------------|----------------------|--------------------| | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | ## 15.1 CCP1 Module Capture/Compare/PWM Register 1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP1. All are readable and writable. TABLE 15-1: CCP MODE – TIMER RESOURCE | CCP Mode | Timer Resource | |----------|----------------| | Capture | Timer1 | | Compare | Timer1 | | PWM | Timer2 | ## 15.2 CCP2 Module Capture/Compare/PWM Register2 (CCPR2) is comprised of two 8-bit registers: CCPR2L (low byte) and CCPR2H (high byte). The CCP2CON register controls the operation of CCP2. All are readable and writable. ## 15.3 Capture Mode In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RC2/CCP1. An event is defined as one of the following: - · every falling edge - · every rising edge - · every 4th rising edge - · every 16th rising edge The event is selected by control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set; it must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value is overwritten by the new captured value. #### 15.3.1 CCP PIN CONFIGURATION In Capture mode, the RC2/CCP1 pin should be configured as an input by setting the TRISC<2> bit. **Note:** If the RC2/CCP1 is configured as an output, a write to the port can cause a capture condition. #### 15.3.2 TIMER1 MODE SELECTION Timer 1 must be running in Timer mode or Synchronized Counter mode to be used with the capture feature. In Asynchronous Counter mode, the capture operation may not work. #### 15.3.3 SOFTWARE INTERRUPT When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit, CCP1IF, following any such change in operating mode. ## 15.3.4 CCP PRESCALER There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any Reset will clear the prescaler counter. Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore, the first capture may be from a non-zero prescaler. Example 15-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt. # EXAMPLE 15-1: CHANGING BETWEEN CAPTURE PRESCALERS ``` CLRF CCP1CON, F ; Turn CCP module off MOVLW NEW_CAPT_PS ; Load WREG with the ; new prescaler mode ; value and CCP ON MOVWF CCP1CON ; Load CCP1CON with ; this value ``` ## FIGURE 15-1: CAPTURE MODE OPERATION BLOCK DIAGRAM ## 15.4 Compare Mode In Compare mode, the 16-bit CCPR1 (CCPR2) register value is constantly compared against the TMR1 register pair value. When a match occurs, the RC2/CCP1 (RC1/CCP2) pin: - · Is driven High - · Is driven Low - Toggles output (High-to-Low or Low-to-High) - Remains unchanged (interrupt only) The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP2M3:CCP2M0). At the same time, interrupt flag bit CCP1IF (CCP2IF) is set. #### 15.4.1 CCP PIN CONFIGURATION The user must configure the CCPx pin as an output by clearing the appropriate TRISC bit. Note: Clearing the CCP1CON register will force the RC2/CCP1 compare output latch to the default low level. This is not the PORTC I/O data latch. ### 15.4.2 TIMER1 MODE SELECTION Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work. ## 15.4.3 SOFTWARE INTERRUPT MODE When generate software interrupt is chosen, the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled). ### 15.4.4 SPECIAL EVENT TRIGGER In this mode, an internal hardware trigger is generated, which may be used to initiate an action. The special event trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1. The special trigger output of CCP2 resets the TMR1 register pair. Additionally, the CCP2 special event trigger will start an A/D conversion if the A/D module is enabled. Note: The special event trigger from the CCP2 module will not set the Timer1 interrupt flag bit. ## FIGURE 15-2: COMPARE MODE OPERATION BLOCK DIAGRAM TABLE 15-2: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE AND TIMER1 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value<br>POR, | | all o | e on<br>ther<br>sets | |---------|------------|-------------------------------------------------------------|-------------|---------------|---------------|-----------|--------|--------|---------------|------|-------|----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 | 000x | 0000 | 000u | | PIR1 | 1 | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | -000 | 0000 | -000 | 0000 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | -000 | 0000 | -000 | 0000 | | IPR1 | | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | -111 | 1111 | -111 | 1111 | | TRISC | PORTC Da | ata Direction | Register | | | | | | 1111 | 1111 | 1111 | 1111 | | TMR1L | Holding Re | gister for the | Least Sign | ificant Byte | of the 16-bit | TMR1 Reg | ister | | xxxx | xxxx | uuuu | uuuu | | TMR1H | Holding Re | gister for the | Most Signi | ficant Byte c | of the 16-bit | TMR1 Regi | ster | | xxxx | xxxx | uuuu | uuuu | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 0000 | 0000 | uuuu | uuuu | | CCPR1L | Capture/Co | ompare/PWN | 1 Register1 | (LSB) | | | | | xxxx | xxxx | uuuu | uuuu | | CCPR1H | Capture/Co | ompare/PWN | / Register1 | (MSB) | | | | | xxxx | xxxx | uuuu | uuuu | | CCP1CON | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 | 0000 | 00 | 0000 | | CCPR2L | Capture/Co | ompare/PWN | 1 Register2 | (LSB) | | | | | xxxx | xxxx | uuuu | uuuu | | CCPR2H | Capture/Co | ompare/PWN | 1 Register2 | (MSB) | | | | | xxxx | xxxx | uuuu | uuuu | | CCP2CON | - | <ul> <li>— DC2B1 DC2B0 CCP2M3 CCP2M2 CCP2M1 CCP2</li> </ul> | | | | | | | 00 | 0000 | 00 | 0000 | | PIR2 | OSCFIF | CMIF | _ | EEIF | BCLIF | LVDIF | TMR3IF | CCP2IF | 00-0 | 0000 | 00-0 | 0000 | | PIE2 | OSCFIE | CMIE | | EEIE | BCLIE | LVDIE | TMR3IE | CCP2IE | 00-0 | 0000 | 00-0 | 0000 | | IPR2 | OSCFIP | CMIP | _ | EEIP | BCLIP | LVDIP | TMR3IP | CCP2IP | 11-1 | 1111 | 11-1 | 1111 | **Legend:** x = unknown, u = unchanged, — = unimplemented, read as '0'. Shaded cells are not used by Capture and Timer1. #### 15.5 PWM Mode In Pulse Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output. Note: Clearing the CCP1CON register will force the CCP1 PWM output latch to the default low level. This is not the PORTC I/O data latch. Figure 15-3 shows a simplified block diagram of the CCP module in PWM mode. For a step-by-step procedure on how to set up the CCP module for PWM operation, see **Section 15.5.3** "**Setup for PWM Operation**". # FIGURE 15-3: SIMPLIFIED PWM BLOCK DIAGRAM A PWM output (Figure 15-4) has a time base (period) and a time that the output is high (duty cycle). The frequency of the PWM is the inverse of the period (1/period). ## FIGURE 15-4: PWM OUTPUT #### 15.5.1 PWM PERIOD The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following equation. #### **EQUATION 15-1:** PWM frequency is defined as 1/[PWM period]. When TMR2 is equal to PR2, the following three events occur on the next increment cycle: - · TMR2 is cleared - The CCP1 pin is set (if PWM duty cycle = 0%, the CCP1 pin will not be set) - The PWM duty cycle is copied from CCPR1L into CCPR1H Note: The Timer2 postscaler (see Section 13.0 "Timer2 Module") is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output. #### 15.5.2 PWM DUTY CYCLE The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The PWM duty cycle is calculated by the following equation. ## **EQUATION 15-2:** PWM duty cycle = (CCPR1L:CCP1CON<5:4>) • Tosc • (TMR2 prescale value) CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not copied into CCPR1H until a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register. The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation. When the CCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock or two bits of the TMR2 prescaler, the CCP1 pin is cleared. The maximum PWM resolution (bits) for a given PWM frequency is given by the following equation. ## **EQUATION 15-3:** PWM Resolution (max) = $$\frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)} \text{ bits}$$ Note: If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared. #### 15.5.3 SETUP FOR PWM OPERATION The following steps should be taken when configuring the CCP module for PWM operation: - 1. Set the PWM period by writing to the PR2 register. - Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits. - Make the CCP1 pin an output by clearing the TRISC<2> bit. - 4. Set the TMR2 prescale value and enable Timer2 by writing to T2CON. - 5. Configure the CCP1 module for PWM operation. TABLE 15-3: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 40 MHz | PWM Frequency | 2.44 kHz | 9.77 kHz | 39.06 kHz | 156.25 kHz | 312.50 kHz | 416.67 kHz | |----------------------------|----------|----------|-----------|------------|------------|------------| | Timer Prescaler (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PR2 Value | FFh | FFh | FFh | 3Fh | 1Fh | 17h | | Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 6.58 | TABLE 15-4: REGISTERS ASSOCIATED WITH PWM AND TIMER2 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value<br>PO<br>BO | R, | all o | e on<br>ther<br>sets | |---------|-------------------------------------|-------------------------------------|-------------|-----------------------------------------|---------|--------|---------|---------|-------------------|------|-------|----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 | 000x | 0000 | 000u | | PIR1 | - | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | -000 | 0000 | -000 | 0000 | | PIE1 | | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | -000 | 0000 | -000 | 0000 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | -111 | 1111 | -111 | 1111 | | TRISC | PORTC Da | ata Direction | Register | | | | | | 1111 | 1111 | 1111 | 1111 | | TMR2 | Timer2 Mo | dule Registe | er | | | | | | 0000 | 0000 | 0000 | 0000 | | PR2 | Timer2 Mo | dule Period | Register | | | | | | 1111 | 1111 | 1111 | 1111 | | T2CON | I | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 | 0000 | -000 | 0000 | | CCPR1L | Capture/Co | ompare/PWI | M Register1 | (LSB) | | | | | xxxx | xxxx | uuuu | uuuu | | CCPR1H | Capture/Co | ompare/PWI | M Register1 | (MSB) | | | | | xxxx | xxxx | uuuu | uuuu | | CCP1CON | I | | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 | 0000 | 00 | 0000 | | CCPR2L | Capture/Co | Capture/Compare/PWM Register2 (LSB) | | | | | | | xxxx | xxxx | uuuu | uuuu | | CCPR2H | Capture/Compare/PWM Register2 (MSB) | | | | | | | | xxxx | xxxx | uuuu | uuuu | | CCP2CON | Ė | _ | DC2B1 | DC2B1 DC2B0 CCP2M3 CCP2M2 CCP2M1 CCP2M0 | | | | | | | | 0000 | Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PWM and Timer2. NOTES: ## 16.0 MOTION FEEDBACK MODULE The Motion Feedback module is a special-purpose peripheral designed for motion feedback applications. Together with the Power Control PWM module (see Section 17.0 "Power Control PWM Module"), it provides a variety of control solutions for a wide range of electric motors. The module actually consists of two hardware sub-modules: - Input Capture module (IC) - · Quadrature Encoder Interface (QEI). Together with Timer5 (see Section 14.0 "Timer5 Module"), these modules provide a number of options for motion and control applications. Many of the features for the IC and QEI submodules are fully programmable, creating a flexible peripheral structure that can accommodate a wide range of in-system uses. An overview of the available features is presented in Table 16-1. A simplified block diagram of the entire Motion Feedback module is shown in Figure 16-1. Note: Because the same input pins are common to the IC and QEI submodules, only one of these two submodules may be used at any given time. If both modules are on, the QEI submodule will take precedence. TABLE 16-1: SUMMARY OF MOTION FEEDBACK MODULE FEATURES | Submodule | Mode(s) | Features | Timer | Function | |-----------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | IC (3x) | Synchronous Input Capture | Flexible input capture modes Available prescaler Selectable time base reset Special event trigger for ADC sampling/conversion or optional TMR5 Reset feature (CAP1 only) Wake-up from Sleep function Selectable interrupt frequency Optional noise filter | TMR5 | 3x Input Capture (edge capture, pulse width, period measurement, capture on change) Special event triggers the A/D conversion on the CAP1 input | | QEI | QEI | <ul> <li>Detect position</li> <li>Detect direction of rotation</li> <li>Large bandwidth (Fcy/16)</li> <li>Optional noise filter</li> </ul> | 16-bit position counter | Position measurement Direction of rotation status | | | Velocity<br>measurement | <ul> <li>2x and 4x update modes</li> <li>Velocity event postscaler</li> <li>Counter overflow flag for low rotation speed</li> <li>Utilizes Input Capture 1 logic (IC1)</li> <li>High and low velocity support</li> </ul> | TMR5 | Precise velocity measurement Direction of rotation status | MOTION FEEDBACK MODULE BLOCK DIAGRAM © 2003 Microchip Technology Inc. ## 16.1 Input Capture The Input Capture (IC) submodule implements the following features: - Three channels of independent input capture (16-bits/channel) on the CAP1, CAP2 and CAP3 pins - Edge-trigger, period or pulse width measurement operating modes for each channel - Programmable prescaler on every input capture channel - Special event trigger output (IC1 only) - · Selectable noise filters on each capture input Input channel (IC1) includes a special event trigger that can be configured for use in Velocity Measurement mode. Its block diagram is shown in Figure 16-2. IC2 and IC3 are similar, but lack the special event trigger features or additional velocity-measurement logic. A representative block diagram is shown in Figure 16-3. Please note that the time base is Timer5. ## FIGURE 16-2: INPUT CAPTURE BLOCK DIAGRAM FOR IC1 The three Input Capture channels are controlled through the Input Capture Control Registers CAP1CON, CAP2CON, and CAP3CON. Each channel is configured independently with its dedicated register. The implementation of the registers is identical, except for the Special Event trigger (see Section 16.1.8 "Special Event Trigger (CAP1 Only)"). The typical Capture Control register is shown in Register 16-1. #### REGISTER 16-1: CAPXCON: INPUT CAPTURE CONTROL REGISTER | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|---------|-----|-------|--------|--------|--------|--------| | _ | CAPxREN | _ | _ | CAPxM3 | CAPxM2 | CAPxM1 | CAPxM0 | | bit 7 | | | | • | | | bit 0 | bit 7 **Unimplemented:** Read as '0' bit 6 CAPxREN: Time Base Reset Enable bit 1 = Enabled 0 = Disable selected time base Reset on capture. bit 5 **Unimplemented:** Read as '0' bit 4 **Unimplemented:** Read as '0' bit 3-0 CAPxM3:CAPxM0: Input Capture 1 (ICx) Mode Select bits 1111 = Special Event Trigger mode. The trigger occurs on every rising edge on CAP1 input<sup>(1)</sup> 1110 = Special Event Trigger mode. The trigger occurs on every falling edge on CAP1 input<sup>(1)</sup> 1101 = Unused 1100 = Unused 1011 = Unused 1010 = Unused 1001 = Unused 1000 = Capture on every CAPx input state change 0111 = Pulse Width Measurement mode, every rising to falling edge 0110 = Pulse Width Measurement mode, every falling to rising edge 0101 = Frequency Measurement mode, every rising edge 0100 = Capture mode, every 16th rising edge 0011 = Capture mode, every 4th rising edge 0010 = Capture mode, every rising edge 0001 = Capture mode, every falling edge 0000 = Input Capture 1 (ICx) off **Note 1:** Special Event Trigger is only available on CAP1. For CAP2 and CAP3, this configuration is unused. #### Note: Throughout this section, references to registers and bit names that may be associated with a specific capture channel will be referred to generically by the use of the term 'x' in place of the channel number. For example, 'CAPxREN' may refer to the Capture Reset Enable bit in CAP1CON, CAP2CON or CAP3CON. When in Counter mode, the counter must be configured as the synchronous counter only (TMR5SYNC = 0). When configured in Asynchronous mode, the IC module will not work properly. - **Note 1:** Input capture prescalers are reset (cleared) when the Input Capture module is disabled (CAPxM = 0000). - 2: When the Input Capture mode is changed without first disabling the module and entering the new Input Capture mode, a false interrupt (or special event trigger on IC1) may be generated. The user should either (1) disable the Input Capture before entering another mode or (2) disable IC interrupts to avoid false interrupts during IC mode changes. - **3:** During IC mode changes, the prescaler count will not be cleared, therefore the first capture in the new IC mode may be from the non-zero prescaler. #### 16.1.1 EDGE CAPTURE MODE In this mode, the value of the time base is captured either on every rising edge, every falling edge, every 4th rising edge, or every 16th rising edge. The edge present on the input capture pin (CAP1, CAP2 or CAP3) is sampled by the synchronizing latch. The signal is used to load the input capture buffer (ICxBUF register) on the following Q1 clock (see Figure 16-4). Consequently, Timer5 is either reset to '0' (Q1 immediately following the capture event) or left free running, depending on the setting of Capture Reset Enable, CAPxREN, in the CAPxCON register. Note: On the first capture edge following the setting of the Input Capture mode (i.e., MOVWF CAP1CON), Timer5 contents are always captured into the corresponding input capture buffer (i.e., CAPxBUF). Timer5 can optionally be reset; however, this is dependent on the setting of the Capture Reset Enable bit (CAPxREN), see Figure 16-4. ## FIGURE 16-4: EDGE CAPTURE MODE TIMING - Note 1: TMR5 is a synchronous time base input to the Input Capture, prescaler = 1:1. It increments on Q1 rising edge. - 2: IC1 is configured in Edge Capture mode (CAP1M3:CAP1M0 = 0010) with the time base reset upon edge capture (CAP1REN = 1) and no noise filter. - 3: TMR5 value is latched by CAP1BUF on Tcy. In the event that a write to TMR5 coincides with an input capture event, the write will always take precedence. All input capture buffers, CAP1BUF, CAP2BUF and CAP3BUF, are updated with the incremented value of the time base on the next Tcy clock edge when the capture event takes place (see Note 4 when Reset occurs). - 4: TMR5 Reset is normally an asynchronous reset signal to TMR5. When used with the input capture, it is active immediately after the time base value is captured. - 5: TMR5 Reset pulse is disabled by clearing CAP1REN bit (e.g, BCF CAP1CON, CAP1REN). #### 16.1.2 PERIOD MEASUREMENT MODE The Period Measurement mode is selected by setting CAPxM3:CAPxM0 = 0101. In this mode, the value of Timer5 is latched into the CAPxBUF register on the rising edge of the input capture trigger and Timer5 is subsequently reset to 0000h (optional by setting CAPxREN = 1) on the next TCY (see capture and reset relationship in Figure 16-4). # 16.1.3 PULSE WIDTH MEASUREMENT MODE The Pulse Width Measurement mode can be configured for two different edge sequences, such that the pulse width is based on either the falling to rising edge of the CAPx input pin (CAPxM3:CAPxM0 = 0110), or on the rising to falling edge (CAPxM3:CAPxM0 = 0111). Timer5 is always reset on the edge when the measurement is first initiated. For example, when the measurement is based on the falling to rising edge, Timer5 is first reset on the falling edge and the timer value is captured on the rising edge thereafter. Upon entry into the Pulse Width Measurement mode, the very first edge detected on the CAPx pin is always captured. The TMR5 value is reset on the first active edge (see Figure 16-5). ## FIGURE 16-5: PULSE WIDTH MEASUREMENT MODE TIMING - Note 1: TMR5 is a synchronous time base input to the Input Capture, prescaler = 1:1. It increments on every Q1 rising edge. - 2: IC1 is configured in Pulse Width Measurement mode (CAP1M3:CAP1M0 = 0111, rising to falling pulse width measurement). No noise filter on CAP1 input is used. MOVWF instruction loads CAP1CON when W = 0111. - 3: TMR5 value is latched by CAP1BUF on TcY rising edge. In the event that a write to TMR5 coincides with an input capture event, the write will always take precedence. All input capture buffers, CAP1BUF, CAP2BUF and CAP3BUF, are updated with the incremented value of the time base on the next TcY clock edge when the capture event takes place (see Note 4 when Reset occurs). - 4: TMR5 Reset is normally an asynchronous Reset signal to TMR5. When used in Pulse Width Measurement mode, it is always present on the edge that first initiates the pulse width measurement (i.e., when configured in the rising to falling Pulse Width Measurement mode, it is active on each rising edge detected. In the falling to rising Pulse Width Measurement mode, it is active on each falling edge detected. - 5: TMR5 Reset pulse is activated on the capture edge. CAP1REN bit has no bearing in this mode. ## 16.1.3.1 Pulse Width Measurement Timing Pulse width measurement accuracy can be only ensured when the pulse width high and low present on CAPx input exceeds one TcY clock cycle. The limitations depend on the mode selected: - When CAPxM3:CAPxM0 = 0110 (rising-to-falling edge delay), the CAPx input high pulse width (TccH) must exceed Tcy + 10 ns. - When CAPxM3:CAPxM0 = 0111 (falling-to-rising edge delay), the CAPx input low pulse width (TccL) must exceed Tcy + 10 ns. - Note 1: The Period Measurement mode will produce valid results upon sampling of the second rising edge of the input capture. CAPxBUF values latched during the first active edge after initialization are invalid. - 2: The Pulse Width Measurement mode will latch the value of the timer upon sampling of the first input signal edge by the input capture. # 16.1.4 INPUT CAPTURE ON STATE CHANGE When CAPxM3:CAPxM0 = 1000, the value is captured on every signal change on the CAPx input. If all three capture channels are configured in this mode, the three-input-capture can be used as the Hall-effect sensor state transition detector. The value of Timer5 can be captured, Timer5 reset and the interrupt generated. Any change on CAP1, CAP2 or CAP3 is detected and the associated time base count is captured. For position and velocity measurement in this mode, the timer can be optionally reset (see **Section 16.1.6** "Timer5 Reset" for Reset options). - **Note 1:** TMR5 can be selected as the time base for input capture. Time base can be optionally reset when the capture reset enabled bit is set (CAPXREN = 1). - 2: Detailed CAPxBUF event timing (all modes reflect same capture and Reset timing) is shown in Figure 16-4.There are six commutation BLDC hall-effect sensor states shown. The other two remaining states (i.e., 000h and 111h) are invalid in the normal operation. They are still to be decoded by the CPU firmware in BLDC motor application. # 16.1.5 ENTERING INPUT CAPTURE MODE AND CAPTURE TIMING The following is a summary of functional operation upon entering any of the Input Capture modes: - After the module is configured for one of the capture modes by setting the Mode Select bits (CAPxM3:CAPxM0), the first detected edge captures Timer5 value and stores it in the CAPx-BUF register. The timer is then reset (depending on the setting of CAPxREN bit) and starts to increment according to its settings, see Figure 16-4, Figure 16-5 and Figure 16-6. - On all edges, the capture logic performs the following: - a) Input Capture mode is decoded and the active edge is identified - The CAPxREN bit is checked to determine whether Timer5 is reset or not. - On every active edge, the Timer5 value is recorded in the input capture buffer (CAPx-BUF). - d) Reset Timer5 after capturing the value of the timer when CAPxREN bit is enabled. Timer5 is reset on every active capture edge in this case. - e) On all continuing capture edge events repeat steps 1 through 4 until the Operational mode is terminated either by user firmware, POR or BOR. - The timer value is not affected when switching into and out of various input capture modes. #### 16.1.6 TIMER5 RESET Every Input Capture trigger can optionally reset (TMR5). Capture Reset Enable bit, CAPxREN, gates the automatic Reset of the time base of the capture event with this enable Reset signal. All capture events reset the selected timer when CAPxREN is set. Resets are disabled when CAPxREN is cleared (see Figure 16-4, Figure 16-5 and Figure 16-6). **Note:** The CAPxREN bit has no effect in Pulse Width Measurement mode. ### 16.1.7 IC INTERRUPTS There are four operating modes for which the IC module can generate an interrupt and set one of the Interrupt Capture flag bits (IC1IF, IC2QEIF or IC3DRIF). The interrupt flag that is set depends on the channel in which the event occurs. The modes are: - Edge capture (CAPxM3:CAPxM0 = 0001, 0010, 0011 or 0100) - Period measurement event (CAPxM3:CAPxM0 = 0101) - Pulse width measurement event (CAPxM3:CAPxM0 = 0110 or 0111) - State change event (CAPxM3:CAPxM0 = 1000) Note: The special event trigger is generated only in the Special Event Trigger mode on CAP1 input (CAP1M2:CAP1M0> = 1110 and 1111). IC1IF interrupt is not set in this mode. The timing of interrupt and special trigger events is shown in Figure 16-7. Any active edge is detected on the rising edge of Q2 and propagated on the rising edge of Q4 rising edge. If an active edge happens to occur any later than this (on the falling edge of Q2, for example), then it will be recognized on the next Q2 rising edge. #### FIGURE 16-7: CAPXIF INTERRUPTS AND IC1 SPECIAL EVENT TRIGGER Note 1: Timer5 is only reset and enabled (assuming: TMR5ON = 0 and TMR5MOD = 1) when the Special Event Reset Trigger is enabled for the Timer5 Reset input. TMR5ON bit is asserted and Timer5 is reset on the Q1 rising edge following the event capture. With the Special Event Reset Trigger disabled, Timer5 cannot be reset by the Special Event Reset Trigger on CAP1 input. In order for the Special Event Reset Trigger to work as the Reset trigger to Timer5, IC1 must be configured in the Special Event Trigger mode (CAP1M<3:0> = 1110 or 1111). # 16.1.8 SPECIAL EVENT TRIGGER (CAP1 ONLY) The Special Event Trigger mode of IC1 (CAP1M3:CAP1M0 = 1110 or 1111) enables the Special Event Trigger signal. The trigger signal can be used as the Special Event Reset input to TMR5, resetting the timer when the specific event happens on IC1. The events are summarized in Table 16-2. TABLE 16-2: SPECIAL EVENT TRIGGER | CAP1M3:<br>CAP1M0 | Description | |-------------------|---------------------------------------------------------------| | 1110 | The trigger occurs on every <b>falling</b> edge on CAP1 input | | 1111 | The trigger occurs on every <b>rising</b> edge on CAP1 input | ## 16.1.9 OPERATING MODES SUMMARY Table 16-3 shows a summary of the input capture configuration when used in conjunction with TMR5 timer resource. #### 16.1.10 OTHER OPERATING MODES Although the IC and QEI submodules are mutually exclusive, the IC can be reconfigured to work with the QEI module to perform specific functions. In effect, the QEI "borrows" hardware from the IC to perform these operations. For velocity measurement, the QEI uses dedicated hardware in channel IC1. The CAP1BUF registers are remapped, becoming the VREG registers. Its operation and use are described in **Section 16.2.6 "Velocity Measurement"**. While in QEI mode, the CAP2BUF and CAP3BUF registers of channel IC2 and IC3 are used for position determination. They are remapped as the POSCNT and MAXCNT buffer registers, respectively. TABLE 16-3: INPUT CAPTURE TIME BASE RESET SUMMARY | Pin | CAPxM | Mode | Timer | Reset Timer on Capture | Description | | |------|------------------------------------------------|----------------------------------|-------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------|--| | CAP1 | 0001-0100 | Edge Capture | TMR5 | optional <sup>(1)</sup> | Simple edge Capture mode (includes a selectable prescaler) | | | | 0101 | Period Measurement | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on period boundaries | | | | 0110-0111 | Pulse Width<br>Measurement | TMR5 | always | Captures Timer5 on pulse boundaries | | | | 1000 | Input Capture on State<br>Change | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on state change | | | | Special Event Trigger (rising or falling edge) | | optional <sup>(2)</sup> | Used as a special event trigger to be used with the Timer5 or other peripheral modules | | | | CAP2 | 0001-0100 | Edge Capture | TMR5 | optional <sup>(1)</sup> | Simple edge Capture mode (includes a selectable prescaler | | | | 0101 | Period Measurement | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on period boundaries | | | | 0110-0111 | Pulse Width<br>Measurement | TMR5 | always | Captures Timer5 on pulse boundaries | | | | 1000 | Input Capture on State<br>Change | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on state change | | | CAP3 | 0001-0100 | Edge Capture | TMR5 | optional <sup>(1)</sup> | Simple edge Capture mode (includes a selectable prescaler | | | | 0101 | Period Measurement | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on period boundaries | | | | 0110-0111 | Pulse Width<br>Measurement | TMR5 | always | Captures Timer5 on pulse boundaries | | | | 1000 | Input Capture on State<br>Change | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on state change | | **Note 1:** Timer5 may be reset on capture events only when CAPxRE = 1. <sup>2:</sup> Trigger mode will not reset Timer5 unless $\overline{RESEN} = 0$ in the T5CON register. #### 16.2 **Quadrature Encoder Interface** The Quadrature Encoder Interface (QEI) decodes speed and motion sensor information. It can be used in any application that uses a quadrature encoder for feedback. The interface implements these features: - Three QEI inputs: two phase signals (QEA and QEB) and one index signal (INDX) - Direction of movement detection with a direction change interrupt (IC3DRIF) - 16-bit up/down position counter - Standard and high-precision position tracking modes - Two position update modes (x2 and x4) - Velocity measurement with a programmable postscaler for high-speed velocity measurement - Position counter interrupt (IC2QEIF in the PIR3 register) - Velocity control interrupt (IC1IF in the PIR3) register) The QEI sub-module has three main components: the QEI control logic block, the position counter and velocity postscaler. The QEI control logic detects the leading edge on the QEA or QEB phase input pins, and generates the count pulse which is sent to the position counter logic. It also samples the index input signal (INDX), and generates the direction of rotation signal (up/down) and the velocity event signals. The position counter acts as an integrator for tracking distance traveled. The QEA and QEB input edges serve as the stimulus to create the input clock which advances the Position Counter Register (POSCNT). The register is incremented on either the QEA input edge, or the QEA and QEB input edges, depending on the operating mode. It is reset either by a rollover on match to the Period Register, MAXCNT, or on the external index pulse input signal (INDX). An interrupt is generated on a reset of POSCNT if the position counter interrupt is enabled. The velocity postscaler down-samples the velocity pulses used to increment the velocity counter by a specified ratio. It essentially divides down the number of velocity pulses to one output per so many input, preserving the pulse width in the process. A simplified block-diagram of the QEI module is shown in Figure 16-8. **FIGURE 16-8: QEI BLOCK DIAGRAM** #### 16.2.1 QEI CONFIGURATION The QEI module shares its input pins with the Input Capture module. The inputs are mutually exclusive; only the IC module or the QEI module (but not both) can be enabled at one time. Also, because the IC and QEI are multiplexed to the same input pins, the programmable noise filters can be dedicated to one module only. The operation of the QEI is controlled by the QEICON configuration register. See Register 16-2. Note: In the event that both QEI and IC are enabled, QEI will take precedence and IC will remain disabled. ## REGISTER 16-2: QEICON: QUADRATURE ENCODER INTERFACE CONTROL REGISTER | R/W-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|---------|-------|-------|-------|-------|-------| | VELM | ERROR | UP/DOWN | QEIM2 | QEIM1 | QEIM0 | PDEC1 | PDEC0 | | | | | | | • | | | bit 7 bit 0 bit 7 **VELM**: Velocity Mode bit 1 = Velocity mode disabled 0 = Velocity mode enabled bit 6 **ERROR:** QEI error bit<sup>(1)</sup> 1 = Position counter<sup>(4)</sup> overflow or underflow 0 = No overflow or underflow bit 5 **UP/DOWN:** Direction of Rotation Status bit<sup>(1)</sup> 1 = Forward 0 = Reverse bit 4-2 **QEIM2:QEIM0:** QEI Mode bits<sup>(2,3)</sup> 111 =Unused 110 =QEI enabled in 4x Update mode; position counter reset on period match (POSCNT = MAXCNT) 101 =QEI enabled in 4x Update mode; INDX resets the position counter 100 =Unused 010 =QEI enabled in 2x Update mode; position counter reset on period match (POSCNT = MAXCNT) 001 =QEI enabled in 2x Update mode; INDX resets the position counter 000 =QEI off bit 1-0 PDEC1:PDEC0: Velocity Pulse Reduction Ratio bit 11 =1:64 10 =1:16 01 =1:4 00 =1:1 Note 1: QEI must be enabled and in Index mode. - 2: QEI mode select must be cleared (= 000) to enable CAP1, CAP2 or CAP3 inputs. If QEI and IC modules are both enabled, QEI will take precedence. - 3: Enabling one of the QEI operating modes remaps the IC buffer registers CAP1BUFH, CAP1BUFL, CAP2BUFH, CAP2BUFL, CAP3BUFH and CAP3BUFL as the VREGH, VREGL, POSCNTH, POSCNTL, MAXCNTH, and MAXCNTL registers (respectively) for the QEI. - 4: ERROR bit must be cleared in software. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = bit is set | '0' = bit is cleared | x = bit is unknown | #### 16.2.2 QEI MODES Position measurement resolution depends on how often the Position Counter register, POSCNT, is incremented. There are two QEI update modes to measure the rotor's position: QEI x2 and QEI x4. TABLE 16-4: QEI MODES | QEIM2:<br>QEIM0 | Mode/<br>Reset | Description | |-----------------|-------------------------------|------------------------------------------------------------------------------------| | 000 | _ | QEI disabled <sup>(1)</sup> | | 001 | x2 update/<br>index pulse | Two clocks per QEA pulse. INDX resets POSCNT. | | 010 | x2 update/<br>period<br>match | Two clocks per QEA pulse.<br>POSCNT reset by the period<br>match (MAXCNT). | | 011 | _ | unused | | 100 | _ | unused | | 101 | x4 update/<br>index | Four clocks per QEA and QEB pulse pair. INDX resets POSCNT. | | 110 | x4 update/<br>period<br>match | Four clocks per QEA and QEB pulse pair. POSCNT reset by the period match (MAXCNT). | | 111 | _ | unused | Note 1: QEI module is disabled. The position counter and the velocity measurement functions are fully disabled in this mode. ## 16.2.2.1 QEI x2 Update Mode QEI x2 Update mode is selected by setting the QEI Mode Select bits (QEIM2:QEIM0) to '001' or '010'. In this mode, the QEI logic detects every edge on the QEA input only. Every rising and falling edge on the QEA signal clocks the position counter. The position counter can be reset by either an input on the INDX pin (QEIM2:QEIM0 = 001), or by a period-match, even when the POSCNT register pair equals MAXCNT (QEIM2:QEIM0 = 010). #### 16.2.2.2 QEI 4x Update Mode QEI x4 Update mode provides for a finer resolution of the rotor position, since the counter increments or decrements more frequently for each QEA/QEB input pulse pair than in QEI x2 mode. This mode is selected by setting the QEI Mode Select bits to 101 or 110. In QEI x4, the phase measurement is made on the rising and the falling edges of both QEA and QEB inputs. The position counter is clocked on every QEA and QEB edge. Like QEI x2 mode, the position counter can be reset by an input on the pin (QEIM2:QEIM0 = 101), or by the period-match event (QEIM2:QEIM0 = 010). #### 16.2.3 QEI OPERATION The Position Counter register pair (POSCNTH: POSCNTL) acts as an integrator, whose value is proportional to the position of the sensor rotor that corresponds to the number of active edges detected. POSCNT can either increment or decrement, depending on a number of selectable factors which are decoded by the QEI logic block. These include the Count mode selected, the phase relationship of QEA to QEB ("lead/lag"), the direction of rotation, and if a reset event occurs. The logic is detailed in the sections that follow. ## 16.2.3.1 Edge and Phase Detect In the first step, the active edges of QEA and QEB are detected, and the phase relationship between them is determined. The position counter is changed based on the selected QEI mode. In QEI x2 Update mode, the position counter increments or decrements on every QEA edge based on the phase relationship of the QEA and QEB signals. In QEI x4 Update mode, the position counter increments or decrements on every QEA and QEB edge based on the phase relationship of the QEA and QEB signals. For example, if QEA leads QEB, the position counter is incremented by 1. If QEB lags QEA, the position counter is decremented by 1. #### 16.2.3.2 Direction of Count The QEI control logic generates a signal that sets the UP/DOWN bit (QEICON<5>); this in turn determines the direction of the count. When QEA leads QEB, UP/DOWN is set (= 1), and the position counter increments on every active edge. When QEA lags QEB, UP/DOWN is cleared, and the position counter decrements on every active edge. TABLE 16-5: DIRECTION OF ROTATION | Current<br>Signal<br>Detected | P | Pos. | | | | |-------------------------------|--------|------|------|------|-----------------------| | | Rising | | Fall | ling | Cntrl. <sup>(1)</sup> | | 200000 | QEA | QEB | QEA | QEB | | | QEA rising | | | | Х | INC | | | | Х | | | DEC | | QEA falling | | | | Х | DEC | | | | Х | | | INC | | QEB rising | Х | | | | INC | | | | | Х | | DEC | | QEB falling | | | Х | | INC | | | Х | | | | DEC | Note 1: When UP/DOWN = 1, the position counter is incremented; when UP/DOWN = 0, the position counter is decremented. ## 16.2.3.3 Reset and Update Events The position counter will continue to increment or decrement until one of the following events takes place. The type of event and the direction of rotation when it happens determines if a register reset or update occurs. An index pulse is detected on the INDX input (QEIM2:QEIM0 = 001). If the encoder is traveling in the **forward** direction, POSCNT is reset (00h) on the next clock edge after the index marker, INDX, has been detected. The position counter resets on the QEA or QEB edge once the INDX rising edge has been detected. If the encoder is traveling in the **reverse** direction, the value in the MAXCNT register is loaded into POSCNT on the next quadrature pulse edge (QEA or QEB) after the falling edge on INDX has been detected. 2. A POSTCNT/MAXCNT period match occurs (QEIM2:QEIM0 = 010). If the encoder is traveling in the **forward** direction, POSCNT is reset (00h) on the next clock edge when POSCNT = MAXCNT. An interrupt event is triggered on the next Tcy after the reset (see Figure 16-10) If the encoder is traveling in the **reverse** direction and the value of POSCNT reaches 00h, POSCNT is loaded with the contents of MAXCNT register on the next clock edge. An interrupt event is triggered on the next TcY after the load operation (see Figure 16-10). The value of the position counter is not affected during QEI mode changes, nor when the QEI is disabled altogether. #### 16.2.4 QELINTERRUPTS The position counter interrupt occurs, and the interrupt flag (IC2QEIF) is set, based on the following events: - A POSCNT/MAXCNT period match event (QEIM2:QEIM0 = 010 or 110) - A POSCNT rollover (FFFFh to 0000h) in Period mode only (QEIM2:QEIM0 = 010 or 110) - · An index pulse detected on INDX. The interrupt timing diagrams for IC2QEIF are shown in Figure 16-10 and Figure 16-11. When the direction has changed, the direction change Interrupt flag (IC3DRIF) is set on the following Tcy clock (see Figure 16-10). If the position counter rolls over in Index mode, the ERROR bit will be set. ## 16.2.5 QEI SAMPLE TIMING The quadrature input signals, QEA and QEB, may vary in quadrature frequency. The minimum quadrature input period TQEI is 16Tcy. The position count rate, FPos, is directly proportional to the rotor's RPM, line count D and QEI Update mode (x2 vs. x4); that is, $$F_{\text{POS}} = \frac{4D \cdot \text{RPM}}{60}$$ Note: The number of incremental lines in the position encoder is typically set at D = 1024 and the QEI Update mode = x4. The maximum position count rate (i.e., 4x QEI Update mode, D = 1024) with FCY = 10 MIPS is equal to 2.5 MHz, which corresponds to FQEI of 625 kHz. Figure 16-9 shows QEA and QEB quadrature inputs timing when sampled by the noise filter. FIGURE 16-9: QEI INPUTS WHEN SAMPLED BY THE FILTER (DIVIDE RATIO = 1:1) FIGURE 16-10: QEI MODULE RESET TIMING ON PERIOD MATCH - Note 1: POSCNT register is shown in QEI x4 Update mode (POSCNT increments on every rising and every falling edge of QEA and QEB input signals). Asynchronous external QEA and QEB input are synchronized to TCY clock by the input sampling FF in the noise filter (see Figure 16-14). - 2: When POSCNT = MAXCNT, POSCNT is reset to '0' on the next QEA rising edge. POSCNT is set to MAXCNT when POSCNT = 0 (when decrementing), which occurs on the next QEA falling edge. - 3: IC2QEI is generated on Q4 rising edge. - 4: Position counter is loaded with '0' (which is a rollover event in this case) on POSCNT = MAXCNT. - 5: Position counter is loaded with MAXCNT value (1527h) on underflow. - **6:** IC2QEIF must be cleared in software. FIGURE 16-11: QEI MODULE RESET TIMING WITH THE INDEX INPUT - Note 1: POSCNT register is shown in QEI x4 Update mode (POSCNT increments on every rising and every falling edge of QEA and QEB input signals) - 2: When INDX Reset pulse is detected, POSCNT is reset to '0' on the next QEA or QEB edge. POSCNT is set to MAXCNT when POSCNT = 0 (when decrementing), which occurs on the next QEA or QEB edge. Similar Reset sequence occurs for the reverse direction except that the INDX signal is recognized on its falling edge. The Reset is generated on the next QEA or QEB edge. - 3: IC2QEI is enabled for one TcY clock cycle. - 4: Position counter is loaded with '0000h' (i.e., Reset) on the next QEA or QEB edge when INDX is high. - 5: Position counter is loaded with MAXCNT value (e.g., 1527h) on the next QEA or QEB edge following the INDX falling edge input signal detect). - 6: IC2QEIF must be cleared in software. ## 16.2.6 VELOCITY MEASUREMENT The velocity pulse generator, in conjunction with the IC1 and the synchronous TMR5 (in synchronous operation), provides a method for high accuracy speed measurements at both low and high mechanical motor speeds. The Velocity mode is enabled when the $\overline{\text{VELM}}$ bit is cleared (= 0) and QEI is set to one of its operating modes (see Table 16-6). To optimize register space, the input capture channel one (IC1) is used to capture TMR5 counter values. Input capture buffer register, CAP1BUF, is redefined in Velocity Measurement mode, VELM = 0, as the Velocity Register buffer (VREGH, VREGL). ## **TABLE 16-6: VELOCITY PULSES** | QEIM<2:0> | Velocity Event Mode | | | | | |-----------|------------------------------------------------------|--|--|--|--| | 001 | x2 Velocity Event mode. The velocity | | | | | | 010 | pulse is generated on every QEA edge. | | | | | | 101 | x4 Velocity Event mode. The velocity | | | | | | 110 | pulse is generated on every QEA and QEB active edge. | | | | | ## 16.2.6.1 Velocity Event Timing The event pulses are reduced by a fixed ratio by the velocity pulse divider. The divider is useful for high-speed measurements where the velocity events happen frequently. By producing a single output pulse for a given number of input event pulses, the counter can track larger pulse counts (i.e., distance travelled) for a given time interval. Time is measured by utilizing the TMR5 time base. Each velocity pulse serves as a capture pulse. With the TMR5 in Synchronous Timer mode, the value of TMR5 is captured on every output pulse of the postscaler. The counter is subsequently reset to '0'. TMR5 is reset upon a capture event. Figure 16-13 shows the velocity measurement timing diagram. FIGURE 16-12: VELOCITY MEASUREMENT BLOCK DIAGRAM FIGURE 16-13: VELOCITY MEASUREMENT TIMING<sup>(1)</sup> - Note 1: Timing shown is for QEIM<2:0> = 101, 110 or 111 (x4 Update mode enabled) and the velocity postscaler divide ratio is set to divide by 4 (PDEC<1:0> = 01). - 2: VELR register latches the TMR5 count on the "velcap" capture pulse. Timer5 must be set to the synchronous timer or Counter mode. In this example, it is set to the Synchronous Timer mode where the TMR5 prescaler divide ratio = 1 (i.e., Timer5 clock = Tcy). - 3: The TMR5 counter is reset on the next Q1 clock cycle following the "velcap" pulse. TMR5 value is unaffected when the Velocity Measurement mode is first enabled (VELM = 0). The velocity postscaler values must be reconfigured to their previous settings when re-entering Velocity Measurement mode. While making speed measurements of very slow rotational speeds (e.g., servo-controller applications), the Velocity Measurement mode may not provide sufficient precision. The Pulse Width Measurement mode may have to be used to provide the additional precision. In this case, the input pulse is measured on the CAP1 input pin. - 4: IC1IF interrupt is enabled by setting IC1IE as follows, BSF PIE2, IC1IE. Assume IC1E bit is placed in PIE2 Peripheral Interrupt Enable register in the target device. The actual IC1IF bit is written on Q2 rising edge. - 5: Post decimation value is changed from PDEC = 01 (decimate by 4) to PDEC = 00 (decimate by 1). ## 16.2.6.2 Velocity Postscaler The velocity event pulse (velcap, see Figure 16-12) serves as the TMR5 capture trigger to IC1 while in the Velocity mode. The number of velocity events are reduced by the velocity postscaler before they are used as the input capture clock. The velocity event reduction ratio can be set with the PDEC1:PDEC0 control bits (QEICON<1:0>) to 1:4, 1:16, 1:64 or no reduction (1:1). The velocity postscaler settings are automatically reloaded from their previous values as the Velocity mode is re-enabled. ## 16.2.6.3 CAP1REN in Velocity Mode The TMR5 value can be reset (TMR5 register pair = 0000h) on a velocity event capture by setting the CAP1REN bit (CAP1CON<6>). When CAP1REN is cleared, the TMR5 time base will not be reset on any velocity event capture pulse. The VELR register pair, however, will continue to be updated with the current TMR5 value. #### 16.3 Noise Filters The Motion Feedback module includes three noise rejection filters on CAP1/INDX, CAP2/QEA and CAP3/QEB. The filter block also includes a fourth filter for the T5CKI pin. They are intended to help reduce spurious noise spikes which may cause the input signals to become corrupted at the inputs. The filter ensures that the input signals are not permitted to change until a stable value has been registered for three consecutive sampling clock cycles. The filters are controlled using the Digital Filter Control (DFLTCON) register (see Register 16-3). The filters can be individually enabled or disabled by setting or clearing the corresponding FLTxEN bit in the DFLTCON register. The sampling frequency, which must be the same for all three noise filters, can be programmed by the FLTCK2:FLTCK0 configuration bits. Tcy is used as the clock reference to the clock divider block. The noise filters can either be added or removed from the input capture or QEI signal path by setting or clearing the appropriate FLTxEN bit, respectively. Each capture channel provides for individual enable control of the filter output. The FLT4EN bit enables or disabled the noise filter available on TMR5CKI input in the Timer5 module. The filter network for all channels is disabled on POR and BOR resets, as the DFLTCON register is cleared on resets. The operation of the filter is shown in the timing diagram in Figure 16-14. ## REGISTER 16-3: DFLTCON: DIGITAL FILTER CONTROL REGISTER | U-0 | R/W-0 |-------|--------|--------|--------|--------|--------|--------|--------| | _ | FLT4EN | FLT3EN | FLT2EN | FLT1EN | FLTCK2 | FLTCK1 | FLTCK0 | | hit 7 | | | | | | | hit 0 | bit 7 Unimplemented: Read as '0' bit 6 FLT4EN: Noise Filter Output Enable bit, T5CKI input 1 = Enabled 0 = Disabled bit 5 FLT3EN: Noise Filter Output Enable bit, CAP3/QEB input<sup>(1)</sup> 1 = Enabled 0 = Disabled bit 4 **FLT2EN:** Noise Filter Output Enable bit, CAP2/QEA input<sup>(1)</sup> 1 = Enabled 0 = Disabled bit 3 FLT1EN: Noise Filter Output Enable bit, CAP1/INDX input<sup>(1)</sup> 1 = Enabled 0 = Disabled bit 2-0 FLTCK<2:0>: Noise Filter Clock Divider Ratio bits 111 =Unused 110 =1:128 101 =1:64 100 =1:32 011 =1:16 010 =1:4 010 =1:4 000 =1:1 Note 1: Noise Filter Output Enables are functional in both QEI and IC operating modes ## Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = bit is set '0' = bit is cleared x = bit is unknown **Note:** The Noise Filter is intended for random high-frequency filtering and not continuous high-frequency filtering. Note 1: Only CAP1/INDX pin input is shown for simplicity. Similar event timing occurs on CAP2/QEA and CAP3/QEB pins. - 2: Noise filtering occurs in shaded portions of CAP1 input. - **3:** Filter's group delay: TGD = 3 TCY. #### 16.4 IC and QEI Shared Interrupts The IC and QEI sub-modules can each generate three distinct interrupt signals; however, they share the use of the same three interrupt flags in register PIR3. The meaning of a particular interrupt flag at any given time depends on which module is active at the time the interrupt is set. The meaning of the flags in context are summarized in Table 16-7. When the IC submodule is active, the three flags (IC1IF, IC2QEIF and IC3DRIF) function as interrupt-on-capture event flags for their respective input capture channels. The channel must be configured for one of the events that will generate an interrupt (see **Section 16.1.7 "IC Interrupts"** for more information). When the QEI is enabled, the IC1IF interrupt flag indicates an interrupt caused by a velocity measurement event, usually an update of the VELR register. The IC2QEIF interrupt indicates that a position measurement event has occurred. IC3DRIF indicates that a direction change has been detected. TABLE 16-7: MEANING OF IC AND QEI INTERRUPT FLAGS | Interrupt | Meaning | | | | | | |-----------|-------------------|-----------------------------|--|--|--|--| | Flag | IC Mode | QEI Mode | | | | | | IC1IF | IC1 capture event | Velocity register update | | | | | | IC2QEIF | IC2 capture event | Position measurement update | | | | | | IC3DRIF | IC3 capture event | Direction change | | | | | #### 16.5 Operation in Sleep Mode # 16.5.1 3X INPUT CAPTURE IN SLEEP MODE Since the input capture can operate only when its time base is configured in a Synchronous mode, the input capture will not capture any events. This is because the device's internal clock has been stopped, and any internal timers in synchronous modes will not increment. The prescaler will continue to count the events (not synchronized). When the specified capture event occurs, the CAPxIF interrupt will be set. The Capture Buffer register will be updated upon wake-up from sleep to the current TMR5 value. If the CAPxIF interrupt is enabled, the device will wake-up from sleep. This effectively enables all input capture channels to be used as the external interrupts. #### 16.5.2 QEI IN SLEEP MODE All QEI functions are halted in Sleep mode. TABLE 16-8: REGISTERS ASSOCIATED WITH THE MOTION FEEDBACK MODULE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR, BOR | Value on all<br>other<br>Resets | |----------------------|-----------------------------------------------------------------------------|----------------|-----------------|---------------|-----------------------|--------------------------|--------|--------|-----------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | IPR3 | _ | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | 1 1111 | 1 1111 | | PIE3 | _ | _ | _ | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | 0 0000 | 0 0000 | | PIR3 | _ | _ | | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | 0 0000 | 0 0000 | | TMR5H | Timer5 Regi | ister High Byt | e (Buffer) | | | | | | xxxx xxxx | uuuu uuuu | | TMR5L | Timer5 Regi | ister Low Byte | е | | | | | | xxxx xxxx | uuuu uuuu | | PR5H | Timer5 Perio | od Register F | ligh Byte | | | | | | 1111 1111 | 1111 1111 | | PR5L | Timer5 Perio | od Register L | ow Byte | | | | | | 1111 1111 | 1111 1111 | | T5CON | T5SEN | RESEN | T5MOD | T5PS1 | T5PS0 | T5SYNC | TMR5CS | TMR5ON | 0000 0000 | 0000 0000 | | CAP1BUFH/<br>VELRH | Capture 1 Register, High Byte / Velocity Register, High Byte <sup>(1)</sup> | | | | | | | | | uuuu uuuu | | CAP1BUFL/<br>VELRL | Capture 1 R | egister Low I | Byte / Velocity | Register, Lo | w Byte <sup>(1)</sup> | | | | xxxx xxxx | uuuu uuuu | | CAP2BUFH/<br>POSCNTH | Capture 2 R | egister, High | Byte / QEI Po | sition Count | er Register, | High Byte <sup>(1)</sup> | | | xxxx xxxx | uuuu uuuu | | CAP2BUFL/<br>POSCNTL | Capture 2 R | egister, Low | Byte / QEI Po | sition Count | er Register, I | _ow Byte <sup>(1)</sup> | | | xxxx xxxx | uuuu uuuu | | CAP3BUFH/<br>MAXCNTH | Capture 3 R | egister, High | Byte / QEI Ma | ax. Count Lir | nit Register, | High Byte <sup>(1)</sup> | | | xxxx xxxx | uuuu uuuu | | CAP3BUFL/<br>MAXCNTL | Capture 3 R | egister, Low | Byte / QEI Ma | ax. Count Lin | nit Register, | Low Byte <sup>(1)</sup> | | | xxxx xxxx | uuuu uuuu | | CAP1CON | _ | CAP1REN | _ | _ | CAP1M3 | CAP1M2 | CAP1M1 | CAP1M0 | -0 0000 | -0 0000 | | CAP2CON | _ | CAP2REN | _ | _ | CAP2M3 | CAP2M2 | CAP2M1 | CAP2M0 | -0 0000 | -0 0000 | | CAP3CON | _ | CAP3REN | _ | _ | CAP3M3 | CAP3M2 | CAP3M1 | CAP3M0 | -0 0000 | -0 0000 | | DFLTCON | _ | FLT4EN | FLT3EN | FLT2EN | FLT1EN | FLTCK2 | FLTCK1 | FLTCK0 | -000 0000 | -000 0000 | | QEICON | VELM | ERROR | UP/DOWN | QEIM2 | QEIM1 | QEIM0 | PDEC1 | PDEC0 | 0000 0000 | 0000 0000 | **Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition. Shaded cells are not used by the Motion Feedback module. Note 1: Register name and function determined by which submodule is selected (IC/QEI, respectively). See Section 16.1.10 "Other Operating Modes" for more information. # 17.0 POWER CONTROL PWM MODULE The Power Control PWM module simplifies the task of generating multiple, synchronized pulse width modulated (PWM) outputs for use in the control of motor controllers and power conversion applications. In particular, the following power and motion control applications are supported by the PWM module: - Three-phase and Single-phase AC Induction Motors - · Switched Reluctance Motors - Brushless DC (BLDC) Motors - Uninterruptible Power Supplies (UPS) - Multiple DC Brush Motors The PWM module has the following features: - Up to eight PWM I/O pins with four duty cycle generators. Pins can be paired to get a complete half-bridge control. - Up to 14-bit resolution, depending upon the PWM period. - "On-the-fly" PWM frequency changes. - · Edge- and Center-aligned Output modes. - Single-pulse Generation mode. - Programmable dead time control between paired PWMs. - Interrupt support for asymmetrical updates in Center-aligned mode. - Output override for Electrically Commutated Motor (ECM) operation; for example, BLDC. - Special Event comparator for scheduling other peripheral events. - PWM outputs disable feature sets PWM outputs to their inactive state when in Debug mode. The Power Control PWM module supports three PWM generators and six output channels on PIC18F2X31 devices, and four generators and eight channels on PIC18F4X31 devices. A simplified block diagram of the module is shown in Figure 17-1. Figure 17-2 and Figure 17-3 show how the module hardware is configured for each PWM output pair for the complementary and independent output modes. Each functional unit of the PWM module will be discussed in subsequent sections. #### **FIGURE 17-1:** POWER CONTROL PWM MODULE BLOCK DIAGRAM Internal Data Bus PWMCON0 PWM Enable and Mode PWMCON1 **DTCON Dead Time Control FLTCON** Fault Pin Control OVDCON<D/S> **PWM Manual Control** PWM Generator #3<sup>(1)</sup> PDC3 Buffer PDC3 Channel 3 ₩ PWM7<sup>(2)</sup> Comparator Dead Time Generator and Override Logic<sup>(2)</sup> PWM Generator PWM5 Channel 2 **PTMR** #2 Dead Time Generator PWM4 Output and Override Logic Driver Comparator Block PWM Generator Channel 1 PWM3 #1 Dead Time Generator **PTPER** ✓ PWM2 and Override Logic PWM Generator Channel 0 - PWM1 Dead Time Generator PWM0 PTPER Buffer and Override Logic ▼ FLTA **PTCON** FLTB<sup>(2)</sup> Special Event Comparator Special Event Trigger Postscaler SEVTDIR-**PTDIR SEVTCMP** Note 1: Only PWM Generator #3 is shown in detail. The other generators are identical; their details are omitted for clarity. 2: PWM Generator #3 and its logic, PWM channels 6 and 7, and FLTB and its associated logic are not implemented on PIC18F2X31 devices. FIGURE 17-2: PWM MODULE BLOCK DIAGRAM, ONE OUTPUT PAIR, COMPLEMENTARY MODE FIGURE 17-3: PWM MODULE BLOCK DIAGRAM, ONE OUTPUT PAIR, INDEPENDENT MODE This module contains four duty-cycle generators, numbered 0 through 3. The module has eight PWM output pins, numbered 0 through 7. The eight PWM outputs are grouped into output pairs of even and odd numbered outputs. In complimentary modes, the even PWM pins must always be the complement of the corresponding odd PWM pin. For example, PWM0 will be the complement of PWM1, PWM2 will be the complement of PWM3, and so on. The dead time generator inserts an "off" period called "dead time" between the going off of one pin to the going on of the complementary pin of the paired pins. This is to prevent damage to the power switching devices that will be connected to the PWM output pins. The time base for the PWM module is provided by its own 12-bit timer, which also incorporates selectable prescaler and postscaler options. #### 17.1 Control Registers The operation of the PWM module is controlled by a total of 22 registers. Eight of these are used to configure the features of the module: - PWM Timer Control register 0 (PTCON0) - PWM Timer Control register 1 (PTCON1) - PWM Control register 0 (PWMCON0) - PWM Control register 1 (PWMCON1) - Dead Time Control register (DTCON) - Output Override Control register (OVDCOND) - Output State register (OVDCONS) - Fault Configuration register (FLTCONFIG) There are also 14 registers that are configured as seven register pairs of 16 bits. These are used for the configuration values of specific features. They are: - PWM Time Base Registers (PTMRH and PTMRL) - PWM Period Registers (PTPERH and PTPERL) - PWM Special Event Compare Registers (SEVTCMPH and SEVTCMPL) - PWM Duty Cycle #0 Registers (PDC0H and PDC0L) - PWM Duty Cycle #1 Registers (PDC1H and PDC1L) - PWM Duty Cycle #2 Registers (PDC2H and PDC2L) - PWM Duty Cycle #3 registers (PDC3H and PDC3L) All of these register pairs are double-buffered. #### 17.2 Module Functionality The PWM module supports several modes of operation that are beneficial for specific power and motor control applications. Each mode of operation is described in subsequent sections. The PWM module is composed of several functional blocks. The operation of each is explained separately in relation to the several modes of operation: - PWM Time Base - PWM Time Base Interrupts - PWM Period - · PWM Duty Cycle - · Dead Time Generators - · PWM Output Overrides - PWM Fault Inputs - PWM Special Event Trigger #### 17.3 PWM Time Base The PWM time base is provided by a 12-bit timer with prescaler and postscaler functions. A simplified block diagram of the PWM time base is shown in Figure 17-4. The PWM time base is configured through the PTCON0 and PTCON1 registers. The time base is enabled or disabled by respectively setting or clearing the PTEN bit in the PTCON1 register. **Note:** The PTMR register pair (PTMRL:PTMRH) is not cleared when the PTEN bit is cleared in software. FIGURE 17-4: PWM TIME BASE BLOCK DIAGRAM The PWM time base can be configured for four different modes of operation: - Free Running mode - Single-shot mode - · Continuous Up/Down Count mode - Continuous Up/Down Count mode with interrupts for double updates These four modes are selected by the PTMOD1:PTMOD0 bits in the PTCON0 register. The Free Running mode produces edge-aligned PWM generation. The up/down counting modes produce center-aligned PWM generation. The Single-shot mode allows the PWM module to support pulse control of certain electronically commutated motors (ECMs) and produces edge-aligned operation. #### REGISTER 17-1: PTCON0: PWM TIMER CONTROL REGISTER 0 | R/W-0 |--------|--------|--------|--------|---------|---------|--------|--------| | PTOPS3 | PTOPS2 | PTOPS1 | PTOPS0 | PTCKPS1 | PTCKPS0 | PTMOD1 | PTMOD0 | | bit 7 | | | | | | | bit 0 | #### bit 7-4 PTOPS3:PTOPS0: PWM Time Base Output Postscale Select bits 0000 =1:1 Postscale 0001 =1:2 Postscale . 1111 =1:16 Postscale #### bit 3-2 PTCKPS1:PTCKPS0: PWM Time Base Input Clock Prescale Select bits - 00 =PWM time base input clock is Fosc/4 (1:1 prescale) - 01 =PWM time base input clock is Fosc/16 (1:4 prescale) - 10 =PWM time base input clock is Fosc/64 (1:16 prescale) - 11 =PWM time base input clock is Fosc/256 (1:64 prescale) #### bit 1-0 PTMOD1:PTMOD0: PWM Time Base Mode Select bits - 11 =PWM time base operates in a Continuous Up/Down mode with interrupts for double PWM updates. - 10 =PWM time base operates in a Continuous Up/Down Counting mode. - 01 =PWM time base configured for Single-shot mode. - 00 =PWM time base operates in a Free Running mode. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = bit is set | '0' = bit is cleared | x = bit is unknown | #### REGISTER 17-2: PTCON1: PWM TIMER CONTROL REGISTER 1 | R/W-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-------|-----|-----|-----|-----|-----|-------| | PTEN | PTDIR | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | - bit 7 PTEN: PWM Time Base Timer Enable bit - 1 = PWM time base is ON - 0 = PWM time base is OFF - bit 6 PTDIR: PWM Time Base Count Direction Status bit - 1 = PWM time base counts down. - 0 = PWM time base counts up. - bit 5-0 Unimplemented: Read as '0'. | Legend: | | | | |-------------------|-------------------------------------------------------|----------------------|--------------------| | R = Readable bit | t W = Writable bit U = Unimplemented bit, read as '0' | | | | -n = Value at POR | '1'= bit is set | '0' = bit is cleared | x = bit is unknown | #### REGISTER 17-3: PWMCON0: PWM CONTROL REGISTER 0 | U-0 | R/W-1 <sup>(1)</sup> | R/W-1 <sup>(1)</sup> | R/W-1 <sup>(1)</sup> | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|----------------------|----------------------|----------------------|----------------------|-------|-------|-------| | _ | PWMEN2 | PWMEN1 | PWMEN0 | PMOD3 <sup>(3)</sup> | PMOD2 | PMOD1 | PMOD0 | | bit 7 | | | | • | | | bit 0 | bit 0 bit 7 Unimplemented: Read as '0'. bit 6-4 **PWMEN2:PWMEN0:** PWM Module Enable bits<sup>(1)</sup> - 111 = All odd PWM I/O pins enabled for PWM output (2). - 110 =PWM1, PWM3 pins enabled for PWM output. - 101 = All PWM I/O pins enabled for PWM output(2). - 100 =PWM0, PWM1, PWM2, PWM3, PWM4 and PWM5 pins enabled for PWM output. - 011 = PWM0, PWM1, PWM2 and PWM3 I/O pins enabled for PWM output. - 010 =PWM0 and PWM1 pins enabled for PWM output. - 001 =PWM1 pin is enabled for PWM output. - 000 =PWM module disabled. All PWM I/O pins are general purpose I/O. #### PMOD3:PMOD0: PWM Output Pair Mode bits bit 3-0 #### For PMOD0: - 1 = PWM I/O pin pair (PWM0, PWM1) is in the Independent mode. - 0 = PWM I/O pin pair (PWM0, PWM1) is in the Complementary mode. #### For PMOD1: - 1 = PWM I/O pin pair (PWM2, PWM3) is in the Independent mode. - 0 = PWM I/O pin pair (PWM2, PWM3) is in the Complementary mode. #### For PMOD2: - 1 = PWM I/O pin pair (PWM4, PWM5) is in the Independent mode. - 0 = PWM I/O pin pair (PWM4, PWM5) is in the Complementary mode. #### For PMOD3<sup>(3)</sup>: - 1 = PWM I/O pin pair (PWM6, PWM7) is in the Independent mode. - 0 = PWM I/O pin pair (PWM6, PWM7) is in the Complementary mode. #### Note 1: Reset condition of PWMEN bits depends on PWMPIN device configuration bit. - 2: When PWMEN2:PWMEN0 = 101, PWM[5:0] outputs are enabled for PIC18F2X31 devices; PWM[7:0] outputs are enabled for PIC18F4X31devices. When PWMEN2:PWMEN0 = 111, PWM outputs 1, 3 and 5 are enabled in PIC18F2X31devices; PWM outputs 1, 3, 5 and 7 are enabled in PIC18F4X31 devices. - 3: Unimplemented in PIC18F2X31 devices; maintain these bits clear. | Leaend | ŀ | |--------|----| | Legenu | ١. | W = Writable bit R = Readable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = bit is set '0' = bit is cleared x = bit is unknown #### REGISTER 17-4: PWMCON1: PWM CONTROL REGISTER 1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |---------|---------|---------|---------|---------|-----|-------|-------| | SEVOPS3 | SEVOPS2 | SEVOPS1 | SEVOPS0 | SEVTDIR | _ | UDIS | OSYNC | | hit 7 | | | | | | | hit O | bit 7-4 SEVOPS3:SEVOPS0: PWM Special Event Trigger Output Postscale Select bits 0000 =1:1 Postscale 0001 =1:2 Postscale . 1111 =1:16 Postscale bit 3 **SEVTDIR:** Special Event Trigger Time Base Direction bit - 1 = A special event trigger will occur when the PWM time base is counting downwards. - 0 = A special event trigger will occur when the PWM time base is counting upwards. - bit 2 **Unimplemented:** Read as '0'. - bit 1 UDIS: PWM Update Disable bit - 1 = Updates from duty cycle and period buffer registers are disabled. - 0 = Updates from duty cycle and period buffer registers are enabled. - bit 0 OSYNC: PWM Output Override Synchronization bit - 1 = Output overrides via the OVDCON register are synchronized to the PWM time base. - 0 = Output overrides via the OVDCON register are asynchronous. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | -n = Value at POR | '1' = bit is set | '0' = bit is cleared | x = bit is unknown | #### 17.3.1 FREE RUNNING MODE In the Free Running mode, the PWM time base (PTMRL and PTMRH) will begin counting upwards until the value in the Time Base Period Register, PTPER (PTPERL and PTPERH), is matched. The PTMR registers will be reset on the following input clock edge and the time base will continue counting upwards as long as the PTEN bit remains set. #### 17.3.2 SINGLE-SHOT MODE In the Single-shot mode, the PWM time base will begin counting upwards when the PTEN bit is set. When the value in the PTMR register matches the PTPER register, the PTMR register will be reset on the following input clock edge and the PTEN bit will be cleared by the hardware to halt the time base. # 17.3.3 CONTINUOUS UP/DOWN COUNTING MODES In continuous up/down counting modes, the PWM time base counts upwards until the value in the PTPER register matches with PTMR. On the following input clock edge, the timer counts downwards. The PTDIR bit in the PTCON1 register is read-only and indicates the counting direction. The PTDIR bit is set when the timer counts downwards. Note: When the PWM timer is enabled in Up/Down Count mode, during the first half of the first period of the up/down counting modes, the PWM outputs are kept inactive. By doing this, PWM pins will output garbage duty cycle due to unknown value in the PTMR registers. #### 17.3.4 PWM TIME BASE PRESCALER The input clock to PTMR (Fosc/4) has prescaler options of 1:1, 1:4, 1:16 or 1:64. These are selected by control bits PTCKPS<1:0> in the PTCON0 register. The prescaler counter is cleared when any of the following occurs: - · Write to the PTMR register - Write to the PTCON (PTCON0 or PTCON1) register - · Any device Reset **Note:** The PTMR register is not cleared when PTCON is written. Table 17-1 shows the minimum PWM frequencies that can be generated with the PWM time base and the prescaler. An operating frequency of 40 MHz (FCYC = 10 MHz) and PTPER = 0xFFF is assumed in the table. The PWM module must be capable of generating PWM signals at the line frequency (50 Hz or 60 Hz) for certain power control applications. TABLE 17-1: MINIMUM PWM FREQUENCY | Minimum PWM Frequencies vs. Prescaler Value for Fcyc = 10 MIPS, (PTPER = 0FFFh) | | | | | | | | |---------------------------------------------------------------------------------|----------------------------------|------------------------------------|--|--|--|--|--| | Prescale | PWM<br>Frequency<br>Edge-aligned | PWM<br>Frequency<br>Center-aligned | | | | | | | 1:1 | 2441 Hz | 1221 Hz | | | | | | | 1:4 | 610 Hz | 305 Hz | | | | | | | 1:16 | 153 Hz | 76 Hz | | | | | | | 1:64 | 38 Hz | 19 Hz | | | | | | #### 17.3.5 PWM TIME BASE POSTSCALER The match output of PTMR can optionally be post-scaled through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate an interrupt. The postscaler counter is cleared when any of the following occurs: - Write to the PTMR register - · Write to the PTCON register - · Any device Reset The PTMR register is not cleared when PTCON is written. #### 17.4 PWM Time Base Interrupts The PWM timer can generate interrupts based on the modes of operation selected by PTMOD<1:0> bits and the postscaler bits (PTOPS<3:0>). # 17.4.1 INTERRUPTS IN FREE RUNNING MODE When the PWM time base is in the Free Running mode (PTMOD<1:0> = 00), an interrupt event is generated each time a match with the PTPER register occurs. The PTMR register is reset to zero in the following clock edge. Using a postscaler selection other than 1:1 will reduce the frequency of interrupt events. FIGURE 17-5: PWM TIME BASE INTERRUPT TIMING, FREE RUNNING MODE # 17.4.2 INTERRUPTS IN SINGLE-SHOT MODE When the PWM time base is in the Single-shot mode (PTMOD<1:0> = 01), an interrupt event is generated when a match with the PTPER register occurs. The PWM timer register (PTMR) is reset to zero on the following input clock edge, and the PTEN bit is cleared. The postscaler selection bits have no effect in this Timer mode. # 17.4.3 INTERRUPTS IN CONTINUOUS UP/DOWN COUNTING MODE In the Up/Down Counting mode (PTMOD<1:0> = 10), an interrupt event is generated each time the value of the PTMR register becomes zero and the PWM time base begins to count upwards. The postscaler selection bits may be used in this mode of the timer to reduce the frequency of the interrupt events. Figure 17-7 shows the interrupts in continuous Up/Down Counting mode. FIGURE 17-6: PWM TIME BASE INTERRUPT TIMING, SINGLE SHOT MODE ### FIGURE 17-7: PWM TIME BASE INTERRUPTS, UP/DOWN COUNTING MODE # 17.4.4 INTERRUPTS IN DOUBLE UPDATE MODE This mode is available in Up/Down Counting mode. In the Double Update mode (PTMOD<1:0> = 11), an interrupt event is generated each time the PTMR register is equal to zero and each time the PTMR matches with PTPER register. Figure 17-8 shows the interrupts in Up/Down Counting mode with double updates. The Double Update mode provides two additional functions to the user in Center-Aligned mode. - The control loop bandwidth is doubled because the PWM duty cycles can be updated twice per period. - Asymmetrical center-aligned PWM waveforms can be generated, which are useful for minimizing output waveform distortion in certain motor control applications. Note: Do not change PTMOD while PTEN is active. It will yield unexpected results. To change PWM Timer mode of operation, first clear PTEN bit, load PTMOD with required data and then set PTEN. FIGURE 17-8: PWM TIME BASE INTERRUPTS, UP/DOWN COUNTING MODE WITH DOUBLE UPDATES #### 17.5 PWM Period The PWM period is defined by the PTPER register pair (PTPERL and PTPERH). The PWM period has 12-bit resolution by combining 4 LSBs of PTPERH and 8-bits of PTPERL. PTPER is a double-buffered register used to set the counting period for the PWM time base. The PTPER buffer contents are loaded into the PTPER register at the following times: - Free Running and Single-shot modes: when the PTMR register is reset to zero after a match with the PTPER register. - Up/Down Counting modes: When the PTMR register is zero. The value held in the PTPER buffer is automatically loaded into the PTPER register when the PWM time base is disabled (PTEN = 0). Figure 17-9 and Figure 17-10 indicate the times when the contents of the PTPER buffer are loaded into the actual PTPER register. The PWM period can be calculated from the following formulas: EQUATION 17-1: PWM PERIOD FOR FREE RUNNING MODE $$TPWM = \frac{(PTPER + 1)}{Fosc/(PTMRPS/4)}$$ or $$TPWM = \frac{(PTPER + 1) \times PTMRPS}{Fosc/4}$$ # EQUATION 17-2: PWM PERIOD FOR UP/DOWN COUNTING MODE $$TPWM = \frac{(2 \text{ x PTPER})}{Fosc/(PTMRPS/4)}$$ The PWM frequency is the inverse of period; or PWM frequency = $$\frac{1}{\text{PWM period}}$$ The maximum resolution (in bits) for a given device oscillator and PWM frequency can be determined from the following formula: #### **EQUATION 17-3: PWM RESOLUTION** $$Resolution = \frac{\log\left(\frac{Fosc/4}{Fpwm}\right)}{\log(2)}$$ The PWM resolutions and frequencies are shown for a selection of execution speeds and PTPER values in Table 17-2. The PWM frequencies in Table 17-2 are calculated for Edge-aligned PWM mode. For Center-aligned mode, the PWM frequencies will be approximately one-half the values indicated in this table. TABLE 17-2: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS | RESOLUTIONS | | | | | | | | |------------------------|------|----------------|-------------------|------------------|--|--|--| | PWM Frequency = 1/TPWM | | | | | | | | | Fosc | MIPS | PTPER<br>Value | PWM<br>Resolution | PWM<br>Frequency | | | | | 40 MHz | 10 | 0FFFh | 14 bits | 2.4 kHz | | | | | 40 MHz | 10 | 07FFh | 13 bits | 4.9 kHz | | | | | 40 MHz | 10 | 03FFh | 12 bits | 9.8 kHz | | | | | 40 MHz | 10 | 01FFh | 11 bits | 19.5 kHz | | | | | 40 MHz | 10 | FFh | 10 bits | 39.0 kHz | | | | | 40 MHz | 10 | 7Fh | 9 bits | 78.1 kHz | | | | | 40 MHz | 10 | 3Fh | 8 bits | 156.2 kHz | | | | | 40 MHz | 10 | 1Fh | 7 bits | 312.5 kHz | | | | | 40 MHz | 10 | 0Fh | 6 bits | 625 kHz | | | | | 25 MHz | 6.25 | 0FFFh | 14 bits | 1.5 kHz | | | | | 25 MHz | 6.25 | 03FFh | 12 bits | 6.1 kHz | | | | | 25 MHz | 6.25 | FFh | 10 bits | 24.4 kHz | | | | | 10 MHz | 2.5 | 0FFFh | 14 bits | 610 Hz | | | | | 10 MHz | 2.5 | 03FFh | 12 bits | 2.4 kHz | | | | | 10 MHz | 2.5 | FFh | 10 bits | 9.8 kHz | | | | | 5 MHz | 1.25 | 0FFFh | 14 bits | 305 Hz | | | | | 5 MHz | 1.25 | 03FFh | 12 bits | 1.2 kHz | | | | | 5 MHz | 1.25 | FFh | 10 bits | 4.9 kHz | | | | | 4 MHz | 1 | 0FFFh | 14 bits | 244 Hz | | | | | 4 MHz | 1 | 03FFh | 12 bits | 976 Hz | | | | | 4 MHz | 1 | FFh | 10 bits | 3.9 kHz | | | | **Note:** For center-aligned operation, PWM frequencies will be approximately 1/2 the value indicated in the table. #### FIGURE 17-9: PWM PERIOD BUFFER UPDATES IN FREE RUNNING COUNT MODE #### FIGURE 17-10: PWM PERIOD BUFFER UPDATES IN UP/DOWN COUNTING MODES #### 17.6 PWM Duty Cycle PWM duty cycle is defined by PDCx (PDCxL and PDCxH) registers. There are a total of 4 PWM Duty Cycle registers for 4 pairs of PWM channels. The Duty Cycle registers have 14-bit resolution by combining 6 LSbs of PDCxH with the 8 bits of PDCxL. PDCx is a double-buffered register used to set the counting period for the PWM time base. #### 17.6.1 PWM DUTY CYCLE REGISTERS There are four 14-bit special function registers used to specify duty cycle values for the PWM module: - PDC0 (PDC0L and PDC0H) - PDC1 (PDC1L and PDC1H) - PDC2 (PDC2L and PDC2H) - PDC3 (PDC3L and PDC3H) The value in each Duty Cycle register determines the amount of time that the PWM output is in the active state. The upper 12 bits of PDCn hold the actual duty cycle value from PTMRH/L<11:0>, while the lower 2 bits control which internal Q-clock the duty cycle match occurs. This 2-bit value is decoded from the Q-clocks as shown in Figure 17-11 (when the prescaler is 1:1 (PTCKPS = 00)). In Edge-aligned mode, the PWM period starts at Q1 and ends when the Duty Cycle register matches the PTMR register as follows. The duty cycle match is considered when the upper 12 bits of the PDC is equal to the PTMR and the lower 2 bits are equal to Q1, Q2, Q3 or Q4, depending on the lower two bits of the PDC (when the prescaler is 1:1, or PTCKPS = 00). Note: When prescaler is not 1:1 (PTCKPS ≠ ~00), the duty cycle match occurs at Q1 clock of the instruction cycle when the PTMR and PDC match occurs. Each compare unit has logic that allows override of the PWM signals. This logic also ensures that the PWM signals will complement each other (with dead time insertion) in Complementary mode (see **Section 17.7** "**Dead Time Generators**"). FIGURE 17-11: DUTY CYCLE COMPARISON #### 17.6.2 DUTY CYCLE REGISTER BUFFERS The four PWM Duty Cycle registers are double-buffered to allow glitchless updates of the PWM outputs. For each duty cycle block, there is a Duty Cycle Buffer register that is accessible by the user and a second Duty Cycle register that holds the actual compare value used in the present PWM period. In edge-aligned PWM Output mode, a new duty cycle value will be updated whenever a PTMR match with the PTPER register occurs and PTMR is reset as shown in Figure 17-12. Also, the contents of the duty cycle buffers are automatically loaded into the Duty Cycle registers when the PWM time base is disabled (PTEN = 0). When the PWM time base is in the Up/Down Counting mode, new duty cycle values will be updated when the value of the PTMR register is zero and the PWM time base begins to count upwards. The contents of the duty cycle buffers are automatically loaded into the Duty Cycle registers when the PWM time base is disabled (PTEN = 0). Figure 17-13 shows the timings when the duty cycle update occur for the Up/Down Count mode. In this mode, up to one entire PWM period is available for calculating and loading the new PWM duty cycle before changes take effect. When the PWM time base is in the Up/Down Counting mode with double updates, new duty cycle values will be updated when the value of the PTMR register is zero and when the value of the PTMR register matches the value in the PTPER register. The contents of the duty cycle buffers are automatically loaded into the Duty Cycle registers during both of the above said conditions. Figure 17-14 shows the duty cycle updates for Up/Down mode with double update. In this mode, only up to half of a PWM period is available for calculating and loading the new PWM duty cycle before changes take effect. #### 17.6.3 EDGE-ALIGNED PWM Edge-aligned PWM signals are produced by the module when the PWM time base is in the Free Running mode or the Single-shot mode. For edge-aligned PWM outputs, the output for a given PWM channel has a period specified by the value loaded in PTPER and a duty cycle specified by the appropriate Duty Cycle register (see Figure 17-12). The PWM output is driven active at the beginning of the period (PTMR = 0) and is driven inactive when the value in the Duty Cycle register matches PTMR. A new cycle is started when PTMR matches the PTPER as explained in the PWM period section. If the value in a particular Duty Cycle register is zero, then the output on the corresponding PWM pin will be inactive for the entire PWM period. In addition, the output on the PWM pin will be active for the entire PWM period if the value in the Duty Cycle register is greater than the value held in the PTPER register. FIGURE 17-12: EDGE-ALIGNED PWM FIGURE 17-13: DUTY CYCLE UPDATE TIMES IN UP/DOWN COUNTING MODE FIGURE 17-14: DUTY CYCLE UPDATE TIMES IN UP/DOWN COUNTING MODE WITH DOUBLE UPDATES #### 17.6.4 CENTER-ALIGNED PWM Center-aligned PWM signals are produced by the module when the PWM time base is configured in an Up/Down Counting mode (see Figure 17-15). The PWM compare output is driven to the active state when the value of the Duty Cycle register matches the value of PTMR and the PWM time base is counting downwards (PTDIR = 1). The PWM compare output will be driven to the inactive state when the PWM time base is counting upwards (PTDIR = 0) and the value in the PTMR register matches the duty cycle value. If the value in a particular Duty Cycle register is zero, then the output on the corresponding PWM pin will be inactive for the entire PWM period. In addition, the output on the PWM pin will be active for the entire PWM period if the value in the Duty Cycle register is equal to or greater than the value in the PTPER register. Note: When the PWM is started in Center-aligned mode, the period register (PTPER) is loaded into the PWM Timer register (PTMR) and the PTMR is configured automatically to start down-counting. This is done to ensure that all the PWM signals don't start at the same time. FIGURE 17-15: START OF CENTER-ALIGNED PWM # 17.6.5 COMPLEMENTARY PWM OPERATION The Complementary mode of PWM operation is useful to drive one or more power switches in half-bridge configuration as shown in Figure 17-16. This inverter topology is typical for a 3-phase induction motor, brushless DC motor or a 3-phase Uninterruptible Power Supply (UPS) control applications. Each upper/lower power switch pair is fed by a complementary PWM signal. Dead time may be optionally inserted during device switching where both outputs are inactive for a short period (see Section 17.7 "Dead Time Generators"). Complementary mode, the duty cycle comparison units are assigned to the PWM outputs as follows: - PDC0 register controls PWM1/PWM0 outputs - PDC1 register controls PWM3/PWM2 outputs - PDC2 register controls PWM5/PWM4 outputs - PDC3 register controls PWM7/PWM6 outputs PWM1/3/5/7 are the main PWMs that are controlled by the PDC registers and PWM0/2/4/6 are the complemented outputs. When using the PWMs to control the half bridge, the odd number PWMs can be used to control the upper power switch and the even numbered PWMs for the lower switches. # FIGURE 17-16: TYPICAL LOAD FOR COMPLEMENTARY PWM OUTPUTS The Complementary mode is selected for each PWM I/O pin pair by clearing the appropriate PMODx bit in the PWMCON0 register. The PWM I/O pins are set to Complementary mode by default upon all kinds of device resets. #### 17.7 **Dead Time Generators** In power inverter applications where the PWMs are used in Complementary mode to control the upper and lower switches of a half-bridge, a dead time insertion is highly recommended. The dead time insertion keeps both outputs in inactive state for a brief time. This avoids any overlap in the switching during the state change of the power devices due to TON and TOFF characteristics. Because the power output devices cannot switch instantaneously, some amount of time must be provided between the turn-off event of one PWM output in a complementary pair and the turn-on event of the other transistor. The PWM module allows dead time to be programmed. Following sections explain the dead time block in detail. #### 17.7.1 DEAD TIME INSERTION Each complementary output pair for the PWM module has a 6-bit down counter used to produce the dead time insertion. As shown in Figure 17-17, each dead time unit has a rising and falling edge detector connected to the duty cycle comparison output. The dead time is loaded into the timer on the detected PWM edge event. Depending on whether the edge is rising or falling, one of the transitions on the complementary outputs is delayed until the timer counts down to zero. A timing diagram indicating the dead time insertion for one pair of PWM outputs is shown in Figure 17-18. FIGURE 17-18: DEAD TIME INSERTION FOR COMPLEMENTARY PWM **Preliminary** © 2003 Microchip Technology Inc. DS39616B-page 199 #### REGISTER 17-5: DTCON – DEAD TIME CONTROL REGISTER | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | DTPS1 | DTPS0 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | | bit 7 | | | | | | | bit 0 | bit 7-6 DTPS1:DTPS0: Dead Time Unit A Prescale Select bits 11 = Clock source for Dead Time Unit is Fosc/16. 10 = Clock source for Dead Time Unit is Fosc/8. 01 = Clock source for Dead Time Unit is Fosc/4. 00 = Clock source for Dead Time Unit is Fosc/2. bit 5-0 DT5:DT0: Unsigned 6-bit dead time value bits for Dead Time Unit. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented I | bit, read as '0' | | -n = Value at POR | '1' = bit is set | '0' = bit is cleared | x = bit is unknown | #### 17.7.2 DEAD TIME RANGES The amount of dead time provided by the dead time unit is selected by specifying the input clock prescaler value and a 6-bit unsigned value defined in the DTCON register. Four input clock prescaler selections have been provided to allow a suitable range of dead times based on the device operating frequency. Fosc/2, Fosc/4, Fosc/8 and Fosc/16 are the clock prescaler options available using the DTPS1:DTPS0 control bits in the DTCON register. After selecting an appropriate prescaler value, the dead time is adjusted by loading a 6-bit unsigned value into DTCON<5:0>. The dead time unit prescaler is cleared on any of the following events: - On a load of the down timer due to a duty cycle comparison edge event; - On a write to the DTCON register; or - On any device Reset. # 17.7.3 DECREMENTING THE DEAD TIME COUNTER The dead time counter is clocked from any of the Q clocks based on the following conditions. - 1. The dead time counter is clocked on Q1 when: - The DTPS bits are set to any of the following dead time prescaler settings: Fosc/4, Fosc/8, Fosc/16 - The PWM Time Base Prescale bits (PTCKPS) are set to any of the following prescale ratios: Fosc/16, Fosc/64, Fosc/256. - The dead time counter is clocked by a pair of Q-clocks when the PWM Time Base Prescale bits are set to 1:1 (PTCKPS1:PTCKPS0 = 00, Fosc/4) and the dead time counter is clocked by the Fosc/2 (DTPS1:DTPS0 = 00). - 3. The dead time counter is clocked using every other Q-clock depending on the two LSbs in the Duty Cycle registers: - If the PWM duty cycle match occurs on Q1 or Q3, then the dead time counter is clocked using every Q1 and Q3. - If the PWM duty cycles match occurs on Q2 or Q4, then the dead time counter is clocked using every Q2 and Q4. - 4. When the DTPS1:DTPS0 bits are set to any of the other dead time prescaler settings, (i.e., FOSC/4, FOSC/8 or FOSC/16) and the PWM Time Base Prescaler is set to 1:1, the dead time counter is clocked by the Q-clock corresponding to the Q-clocks on which the PWM duty cycle match occurs. The actual dead time is calculated from the DTCON register as follows: Dead Time = Dead time value / (Fosc/prescaler) Table 17-3 shows example dead time ranges as a function of the input clock prescaler selected and the device operating frequency. TABLE 17-3: EXAMPLE DEAD TIME RANGES | RANGES | | | | | | | | | |---------------|------|------------------------|------------------|------------------|--|--|--|--| | Fosc<br>(MHz) | MIPS | Prescaler<br>Selection | Dead<br>Time Min | Dead<br>Time Max | | | | | | 40 | 10 | Fosc/2 | 50 ns | 3.2 µs | | | | | | 40 | 10 | Fosc/4 | 100 ns | 6.4 µs | | | | | | 40 | 10 | Fosc/8 | 200 ns | 12.8 µs | | | | | | 40 | 10 | Fosc/16 | 400 ns | 25.6 µs | | | | | | 32 | 8 | Fosc/2 | 62.5 ns | 4 µs | | | | | | 32 | 8 | Fosc/4 | 125 ns | 8 µs | | | | | | 32 | 8 | Fosc/8 | 250 ns | 16 µs | | | | | | 32 | 8 | Fosc/16 | 500 ns | 32 µs | | | | | | 25 | 6.25 | Fosc/2 | 80 ns | 5.12 vs | | | | | | 25 | 6.25 | Fosc/4 | 160 ns | 10.2 µs | | | | | | 25 | 6.25 | Fosc/8 | 320 ns | 20.5 µs | | | | | | 25 | 6.25 | Fosc/16 | 640 ns | 41 µs | | | | | | 20 | 5 | Fosc/2 | 100 ns | 6.4 µs | | | | | | 20 | 5 | Fosc/4 | 200 ns | 12.8 µs | | | | | | 20 | 5 | Fosc/8 | 400 | 25.6 vs | | | | | | 20 | 5 | Fosc/16 | 800 | 51.2 µs | | | | | | 10 | 2.5 | Fosc/2 | 200 ns | 12.8 µs | | | | | | 10 | 2.5 | Fosc/4 | 400 ns | 25.6 µs | | | | | | 10 | 2.5 | Fosc/8 | 800 ns | 51.2 µs | | | | | | 10 | 2.5 | Fosc/16 | 1.6 µs | 102.4 µs | | | | | | 5 | 1.25 | Fosc/2 | 400 ns | 25.6 µs | | | | | | 5 | 1.25 | Fosc/4 | 800 ns | 51.2 µs | | | | | | 5 | 1.25 | Fosc/8 | 1.6 µs | 102.4 μs | | | | | | 5 | 1.25 | Fosc/16 | 3.2 µs | 204.8 μs | | | | | | 4 | 1 | Fosc/2 | 0.5 µs | 32 µs | | | | | | 4 | 1 | Fosc/4 | 1 µs | 64 µs | | | | | | 4 | 1 | Fosc/8 | 2 µs | 128 µs | | | | | | 4 | 1 | Fosc/16 | 4 µs | 256 µs | | | | | #### 17.7.4 DEAD TIME DISTORTION - Note 1: For small PWM duty cycles, the ratio of dead time to the active PWM time may become large. In this case, the inserted dead time will introduce distortion into waveforms produced by the PWM module. The user can ensure that dead time distortion is minimized by keeping the PWM duty cycle at least three times larger than the dead time. A similar effect occurs for duty cycles at or near 100%. The maximum duty cycle used in the application should be chosen such that the minimum inactive time of the signal is at least three times larger than the dead time. If the dead time is greater or equal to the duty cycle of one of the PWM outputs pairs, then that PWM pair will be inactive for the whole period. - 2: Changing the dead time values in DTCON when the PWM is enabled may result in undesired situation. Disable the PWM (PTEN = 0) before changing the dead time value #### 17.8 Independent PWM Output Independent PWM mode is used for driving the loads as shown in Figure 17-19 for driving one winding of a switched reluctance motor. A particular PWM output pair is configured in the Independent Output mode when the corresponding PMOD bit in the PWMCON0 register is set. No dead time control is implemented between the PWM I/O pins when the module is operating in the Independent mode and both I/O pins are allowed to be active simultaneously. This mode can also be used to drive stepper motors. # 17.8.1 DUTY CYCLE ASSIGNMENT IN THE INDEPENDENT MODE In the Independent mode, each duty cycle generator is connected to both PWM output pins in a given PWM output pair. The odd and the even PWM output pins are driven with a single PWM duty cycle generator. PWM1 and PWM0 are driven by the PWM channel which uses PDC0 register to set the duty cycle, PWM3 and PWM2 with PDC1, PWM5 and PWM4 with PDC2, PWM7 and PWM6 with PDC3, see Figure 17-3 and Register 17-3. #### 17.8.2 PWM CHANNEL OVERRIDE PWM output may be manually overridden for each PWM channel by using the appropriate bits in the OVDCOND and OVDCONS registers. The user may select the following signal output options for each PWM output pin operating in the Independent mode: - I/O pin outputs PWM signal - · I/O pin inactive - · I/O pin active Refer to **Section 17.10 "PWM Output Override"** for details for all the override functions. # FIGURE 17-19: CENTER-CONNECTED LOAD #### 17.9 Single-Pulse PWM Operation The single pulse PWM operation is available only in Edge-aligned mode. In this mode, the PWM module will produce single pulse output. Single-pulse operation is configured when the PTMOD1:PTMOD0 bits are set to '01' in PTCON0 register. This mode of operation is useful for driving certain types of ECMs. In Single-pulse mode, the PWM I/O pin(s) are driven to the active state when the PTEN bit is set. When the PWM timer match with Duty Cycle register occurs, the PWM I/O pin is driven to the inactive state. When the PWM timer match with the PTPER register occurs, the PTMR register is cleared, all active PWM I/O pins are driven to the inactive state, the PTEN bit is cleared, and an interrupt is generated, if the corresponding interrupt bit is set. Note: PTPER and PDC values are held as it is after the single pulse output. To have another cycle of single pulse, only PTEN has to be enabled. #### 17.10 PWM Output Override The PWM output override bits allow the user to manually drive the PWM I/O pins to specified logic states independent of the duty cycle comparison units. The PWM override bits are useful when controlling various types of ECMs like a BLDC motor. OVDCOND and OVDCONS registers are used to define the PWM override options. The OVDCOND register contains eight bits, POVD7:POVD0, that determine which PWM I/O pins will be overridden. The OVDCONS register contains eight bits, POUT7:POUT0, that determine the state of the PWM I/O pins when a particular output is overridden via the POVD bits. The POVD bits are active-low control bits. When the POVD bits are set, the corresponding POUT bit will have no effect on the PWM output. In other words, the pins corresponding to POVD bits that are set will have the duty PWM cycle set by the PDC registers. When one of the POVD bits is cleared, the output on the corresponding PWM I/O pin will be determined by the state of the POUT bit. When a POUT bit is set, the PWM pin will be driven to its active state. When the POUT bit is cleared, the PWM pin will be driven to its inactive state. #### 17.10.1 COMPLEMENTARY OUTPUT MODE The even-numbered PWM I/O pin has override restrictions when a pair of PWM I/O pins are operating in the Complementary mode (PMODx = 0). In Complementary mode, if the even-numbered pin is driven active by clearing the corresponding POVD bit and by setting POUT bits in OVDCOND and OVDCONS registers, the output signal is forced to be the complement of the odd-numbered I/O pin in the pair (see Figure 17-2 for details). #### 17.10.2 OVERRIDE SYNCHRONIZATION If the OSYNC bit in the PWMCON1 register is set, all output overrides performed via the OVDCOND and OVDCONS registers will be synchronized to the PWM time base. Synchronous output overrides will occur on following conditions: - When the PWM is in Edge-aligned mode, synchronization occurs when PTMR is zero. - When the PWM is in Center-aligned mode, synchronization occurs when PTMR is zero and when the value of PTMR matches PTPER. - Note 1: In the Complementary mode, the even channel cannot be forced active by a fault or override event when the odd channel is active. The even channel is always the complement of the odd channel with dead time inserted, before the odd channel can be driven to its active state as shown in Figure 17-20. - **2:** Dead time inserted to the PWM channels even when they are in Override mode. #### FIGURE 17-20: OVERRIDE BITS IN COMPLEMENTARY MODE #### 17.10.3 OUTPUT OVERRIDE EXAMPLES Figure 17-21 shows an example of a waveform that might be generated using the PWM output override feature. The figure shows a six-step commutation sequence for a BLDC motor. The motor is driven through a 3-phase inverter as shown in Figure 17-16. When the appropriate rotor position is detected, the PWM outputs are switched to the next commutation state in the sequence. In this example, the PWM outputs are driven to specific logic states. The OVDCOND and OVDCONS register values used to generate the signals in Figure 17-21 are given in Table 17-4. The PWM Duty Cycle registers may be used in conjunction with the OVDCOND and OVDCONS registers. The Duty Cycle registers control the average voltage across the load and the OVDCOND and OVDCONS registers control the commutation sequence. Figure 17-22 shows the waveforms, while Table 17-4 and Table 17-5 show the OVDCOND and OVDCONS register values used to generate the signals. #### REGISTER 17-6: OVDCOND: OUTPUT OVERRIDE CONTROL REGISTER | R/W-1 |----------------------|----------------------|-------|-------|-------|-------|-------|-------| | POVD7 <sup>(1)</sup> | POVD6 <sup>(1)</sup> | POVD5 | POVD4 | POVD3 | POVD2 | POVD1 | POVD0 | | bit 7 | | | | | | | bit 0 | #### bit 7-0 **POVD7:POVD0:** PWM Output Override bits<sup>(1)</sup> - 1 = Output on PWM I/O pin is controlled by the value in the Duty Cycle register and the PWM time base. - 0 = Output on PWM I/O pin is controlled by the value in the corresponding POUT bit. **Note** 1: Unimplemented in PIC18F2X31 devices; maintain these bits clear. | Legend: | | | | |-------------------|------------------|-------------------------------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | -n = Value at POR | '1' = bit is set | '0' = bit is cleared $x = bit$ is unknown | | #### REGISTER 17-7: OVDCONS: OUTPUT STATE REGISTER | R/W-0 |----------------------|----------------------|-------|-------|-------|-------|-------|-------| | POUT7 <sup>(1)</sup> | POUT6 <sup>(1)</sup> | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | bit 7 | | | | | | | bit 0 | #### bit 7-0 **POUT7:POUT0:** PWM Manual Output bits<sup>(1)</sup> - 1 = Output on PWM I/O pin is ACTIVE when the corresponding PWM output override bit is cleared. - 0 = Output on PWM I/O pin is INACTIVE when the corresponding PWM output override bit is cleared. Note 1: Unimplemented in PIC18F2X31 devices; maintain these bits clear. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | -n = Value at POR | '1' = bit is set | '0' = bit is cleared | x = bit is unknown | # FIGURE 17-21: PWM OUTPUT OVERRIDE EXAMPLE #1 TABLE 17-4: PWM OUTPUT OVERRIDE EXAMPLE #1 | State | OVDCOND(POVD) | OVDCONS(POUT) | | | |-------|---------------|---------------|--|--| | 1 | 00000000b | 00100100b | | | | 2 | 00000000b | 00100001b | | | | 3 | 00000000b | 00001001b | | | | 4 | 00000000b | 00011000b | | | | 5 | 00000000b | 00010010b | | | | 6 | 00000000b | 00000110b | | | TABLE 17-5: PWM OUTPUT OVERRIDE EXAMPLE #2 | State | OVDCOND (POVD) | OVDCONS (POUT) | |-------|----------------|----------------| | 1 | 11000011b | 00000000b | | 2 | 11110000b | 00000000b | | 3 | 00111100b | 00000000b | | 4 | 00001111b | 00000000b | # FIGURE 17-22: PWM OUTPUT OVERRIDE EXAMPLE #2 #### 17.11 PWM Output and Polarity Control There are three device configuration bits associated with the PWM module that provide PWM output pin control defined in CONFIG3L configuration register. - · HPOL configuration bit - · LPOL configuration bit - · PWMPIN configuration bit These three configuration bits work in conjunction with the three PWM enable bits (PWMEN2:PWMEN0) in the PWMCON0 register. The configuration bits and PWM enable bits ensure that the PWM pins are in the correct states after a device Reset occurs. #### 17.11.1 OUTPUT PIN CONTROL The PWMEN2:PWMEN0 control bits enable each PWM output pin as required in the application. All PWM I/O pins are general purpose I/O. When a pair of pins are enabled for PWM output, the PORT and TRIS registers controlling the pin are disabled. Refer to Figure 17-23 for details. #### FIGURE 17-23: PWM I/O PIN BLOCK DIAGRAM #### 17.11.2 OUTPUT POLARITY CONTROL The polarity of the PWM I/O pins is set during device programming via the HPOL and LPOL configuration bits in the CONFIG3L device configuration register. The HPOL configuration bit sets the output polarity for the high-side PWM outputs, PWM1, PWM3, PWM5 and PWM7. The polarity is active-high when HPOL is cleared (= 0), and active-low when it is set (= 1). The LPOL configuration bit sets the output polarity for the low-side PWM outputs, PWM0, PWM2, PWM4 and PWM6. As with HPOL, they are active-high when LPOL is cleared, and active-low when set. All output signals generated by the PWM module are referenced to the polarity control bits, including those generated by fault inputs or manual override (see **Section 17.10 "PWM Output Override"**). The default polarity configuration bits have the PWM I/O pins in active-high output polarity. #### 17.11.3 PWM OUTPUT PIN RESET STATES The PWMPIN configuration bit determines the PWM output pins to be PWM output pins or digital I/O pins, after the device comes out of reset. If the PWMPIN configuration bit is unprogrammed (default), the PWMEN2:PWMEN0 control bits will be cleared on a device Reset. Consequently, all PWM outputs will be tri-stated and controlled by the corresponding PORT and TRIS registers. If the PWMPIN configuration bit is programmed low, the PWMEN2:PWMEN0 control bits will be set as follows on a device Reset: - PWMEN2:PWMEN0 = 101 if device has 8 PWM pins (PIC18F4X31 devices) - PWMEN2:PWMEN0 = 100 if device has 6 PWM pins (PIC18F2X31 devices) All PWM pins will be enabled for PWM output and will have the output polarity defined by the HPOL and LPOL configuration bits. #### 17.12 PWM Fault Inputs There are two fault inputs associated with the PWM module. The main purpose of the input fault pins is to disable the PWM output signals and drive them into an inactive state. The action of the fault inputs is performed directly in hardware so that when a fault occurs, it can be managed quickly and the PWMs outputs are put into an inactive state to save the power devices connected to the PWMs. The PWM fault inputs are FLTA and FLTB, which can come from I/O pins, the CPU or another module. The FLTA and FLTB pins are active-low inputs so it is easy to "OR" many sources to the same input. The FLTCONFIG register (Register 17-8) defines the settings of $\overline{\text{FLTA}}$ and $\overline{\text{FLTB}}$ inputs. Note: The inactive state of the PWM pins are dependent on the HPOL and LPOL configuration bit settings, which defines the active and inactive state for PWM outputs. #### 17.12.1 FAULT PIN ENABLE BITS By setting the bits FLTAEN and FLTBEN in the FLTCONFIG register, the corresponding fault inputs are enabled. If both bits are cleared, then the fault inputs have no effect on the PWM module. #### 17.12.2 MFAULT INPUT MODES The FLTAMOD and FLTBMOD bits in the FLTCONFIG register determine the modes of PWM I/O pins that are deactivated when they are overridden by fault input. FLTAS and FLTBS bits in the FLTCONFIG register give the status of FaultA and FaultB inputs. Each of the fault inputs have two modes of operation: #### • Inactive Mode (FLTxMOD = 0) This is a catastrophic Fault Management mode. When the fault occurs in this mode, the PWM outputs are deactivated. The PWM pins will remain in Inactivated mode until the fault is cleared (fault input is driven high) and the corresponding fault status bit has been cleared in software. The PWM outputs are enabled immediately at the beginning of the following PWM period, after Fault Status bit (FLTxS) is cleared. #### • Cycle-by-Cycle Mode (FLTxMOD = 1) When the fault occurs in this mode, the PWM outputs are deactivated. The PWM outputs will remain in the defined fault states (all PWM outputs inactive) for as long as the fault pin is held low. After the fault pin is driven high, the PWM outputs will return to normal operation at the beginning of the following PWM period, and the FLTS bit is automatically cleared. # 17.12.3 PWM OUTPUTS WHILE IN FAULT CONDITION While in the fault state (i.e., one or both FLTA and FLTB inputs are active), the PWM output signals are driven into their inactive states. The selection of which PWM outputs are deactivated (while in the fault state) is determined by the FLTCON bit in the FLTCONFIG register as follows: - FLTCON = 1. When FLTA or FLTB is asserted, the PWM outputs (i.e., PWM[7:0]) are driven into their inactive state - FLTCON = 0. When FLTA or FLTB is asserted, only PWM[5:0] outputs are driven inactive, leaving PWM[7:6] activated. Note: Disabling only three PWM channels and leaving one PWM channel enabled when in the fault state, allows the flexibility to have at least one PWM channel enabled. None of the PWM outputs can be enabled (driven with the PWM Duty Cycle registers) while FLTCON = 1 and the fault condition is present. #### 17.12.4 PWM OUTPUTS IN DEBUG MODE The BRFEN bit in the FLTCONFIG register controls the simulation of fault condition when a breakpoint is hit, while debugging the application using a In-Circuit Emulator (ICE) or a In-Circuit Debugger (ICD). Setting the BRFEN to high, enables the fault condition on breakpoint, thus driving the PWM outputs to inactive state. This is done to avoid any continuous keeping of status on the PWM pin, which may result in damage of the power devices connected to the PWM outputs. If BRFEN = 0, the fault condition on breakpoint is disabled. Note: It is highly recommended to enable the fault condition on breakpoint if a debugging tool is used, while developing the firmware and the high-power circuitry is used. When the device is ready to program after debugging the firmware, BRFEN bit can be disabled. #### REGISTER 17-8: FLTCONFIG: FAULT CONFIGURATION REGISTER | R/W-0 |-------|----------------------|------------------------|-----------------------|--------|-------|---------|--------| | BRFEN | FLTBS <sup>(1)</sup> | FLTBMOD <sup>(1)</sup> | FLTBEN <sup>(1)</sup> | FLTCON | FLTAS | FLTAMOD | FLTAEN | | bit 7 | | | | | | | bit 0 | #### bit 7 BRFEN: Breakpoint Fault Enable bit - 1 = Enable fault condition on a breakpoint (i.e., only when HDMIN = 1) - 0 = Disable fault condition #### bit 6 FLTBS: Fault B Status bit<sup>(1)</sup> $1 = \overline{\mathsf{FLTB}}$ is asserted; if FLTBMOD = 0, cleared by the user if FLTBMOD = 1, cleared automatically at beginning of the new period when $\overline{\text{FLTB}}$ is deasserted 0 = No Fault #### bit 5 **FLTBMOD:** Fault B Mode bit<sup>(1)</sup> - 1 = Cycle-by-cycle mode: Pins are inactive for the remainder of the current PWM period, or until FLTB is deasserted. FLTBS is cleared automatically when FLTB is inactive (no fault present). - 0 = Inactive mode: Pins are deactivated (catastrophic failure) until FLTB is deasserted and FLTBS is cleared by the user only. #### bit 4 FLTBEN: Fault B Enable bit (1) - 1 = Enable Fault B - 0 = Disable Fault B #### bit 3 FLTCON: Fault Configuration bit - 1 = FLTA, FLTB or both deactivates all PWM outputs - $0 = \overline{FLTA}$ or $\overline{FLTB}$ deactivates PWM[5:0] #### bit 2 FLTAS: Fault A Status bit $1 = \overline{\mathsf{FLTA}}$ is asserted; If FLTAMOD = 0, cleared by the user If FLTAMOD = 1, cleared automatically at beginning of the new period when $\overline{\text{FLTA}}$ is deasserted. 0 = No Fault #### bit 1 FLTAMOD: Fault A Mode bit - 1 = Cycle-by-cycle mode: Pins are inactive for the remainder of the current PWM period, or until FLTA is deasserted. FLTAS is cleared automatically. - $0 = \text{Inactive mode: Pins are deactivated (catastrophic failure) until } \overline{\text{FLTA}}$ is deasserted and FLTAS is cleared by the user only. #### bit 0 FLTAEN: Fault A Enable bit - 1 = Enable Fault A - 0 = Disable Fault A Note 1: Unimplemented in PIC18F2X31 devices; maintain these bits clear. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented b | oit, read as '0' | | -n = Value at POR | '1' = bit is set | '0' = bit is cleared | x = bit is unknown | #### 17.13 PWM Update Lockout For a complex PWM application, the user may need to write up to four Duty Cycle registers and the Time Base Period Register, PTPER, at a given time. In some applications, it is important that all buffer registers be written before the new duty cycle and period values are loaded for use by the module. A PWM update lockout feature may optionally be enabled so the user may specify when new duty cycle buffer values are valid. The PWM update lockout feature is enabled by setting the control bit UDIS in the PWMCON1 register. This bit affects all Duty Cycle Buffer registers and the PWM time base period buffer, PTPER. To perform a PWM update lockout: - 1. Set the UDIS bit. - Write all Duty Cycle registers and PTPER, if applicable. - 3. Clear the UDIS bit to re-enable updates. - With this, when UDIS bit is cleared, the buffer values will be loaded to the actual registers. This makes a synchronous loading of the registers. #### 17.14 PWM Special Event Trigger The PWM module has a special event trigger capability that allows A/D conversions to be synchronized to the PWM time base. The A/D sampling and conversion time may be programmed to occur at any point within the PWM period. The special event trigger allows the user to minimize the delay between the time when A/D conversion results are acquired and the time when the duty cycle value is updated. The PWM 16-bit Special Event Trigger register SEVTCMP (high and low), and five control bits in PWMCON1 register are used to control its operation. The PTMR value for which a special event trigger should occur is loaded into the SEVTCMP register pair. SEVTDIR bit in PWMCON1 register specifies the counting phase when the PWM time base is in an Up/Down Counting mode. If the SEVTDIR bit is cleared, the special event trigger will occur on the upward counting cycle of the PWM time base. If SEVTDIR is set, the special event trigger will occur on the downward count cycle of the PWM time base. The SEVTDIR bit has effect only when PWM timer is in the Up/Down Counting mode. #### 17.14.1 SPECIAL EVENT TRIGGER ENABLE The PWM module will always produce special event trigger pulses. This signal may optionally be used by the A/D module. Refer to Chapter 20.0 "10-bit High-Speed Analog-to-Digital Converter (A/D) Module" for details. # 17.14.2 SPECIAL EVENT TRIGGER POSTSCALER The PWM special event trigger has a postscaler that allows a 1:1 to 1:16 postscale ratio. The postscaler is configured by writing the SEVOPS3:SEVOPS0 control bits in the PWMCON1 register. The special event output postscaler is cleared on any write to the SEVTCMP register pair, or on any device Reset. TABLE 17-6: REGISTERS ASSOCIATED WITH THE POWER CONTROL PWM MODULE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>Resets | |-------------------------|----------------------|----------------------|------------------------|-----------------------|----------------------|-------------|----------------|------------|--------------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | IPR3 | _ | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | 1 1111 | 1 1111 | | PIE3 | _ | _ | | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | 0 0000 | 0 0000 | | PIR3 | _ | _ | _ | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | 0 0000 | 0 0000 | | PTCON0 | PTOPS3 | PTOPS2 | PTOPS1 | PTOPS0 | PTCKPS1 | PTCKPS0 | PTMOD1 | PTMOD0 | 0000 0000 | 0000 0000 | | PTCON1 | PTEN | PTDIR | _ | _ | _ | _ | _ | _ | 00 | 00 | | PTMRL <sup>(1)</sup> | PWM Time | Base (lower | 8 bits) | | | | | | 0000 0000 | 0000 0000 | | PTMRH <sup>(1)</sup> | _ | _ | _ | _ | PWM Time | Base (upper | 4 bits) | | 0000 | 0000 | | PTPERL <sup>(1)</sup> | PWM Time | Base Period | d (lower 8 bits) | | • | | | | 1111 1111 | 1111 1111 | | PTPERH <sup>(1)</sup> | 1 | _ | - | _ | PWM Time | Base Period | l (upper 4 bit | rs) | 1111 | 1111 | | SEVTCMPL <sup>(1)</sup> | PWM Spec | ial Event Co | mpare (lower 8 | 3 bits) | | | | | 0000 0000 | 0000 0000 | | SEVTCMPH <sup>(1)</sup> | _ | _ | _ | _ | PWM Speci | al Event Co | mpare (uppe | er 4 bits) | 0000 | 0000 | | PWMCON0 | 1 | PWMEN2 | PWMEN1 | PWMEN0 | PMOD3 <sup>(2)</sup> | PMOD2 | PMOD1 | PMOD0 | -101 0000 | -101 0000 | | PWMCON1 | SEVOPS3 | SEVOPS2 | SEVOPS1 | SEVOPS0 | SEVTDIR | _ | UDIS | OSYNC | 0000 0-00 | 0000 0-00 | | DTCON | DTPS1 | DTPS0 | Dead Time A | Value regist | er | | | | 0000 0000 | 0000 0000 | | FLTCONFIG | BRFEN | FLTBS <sup>(2)</sup> | FLTBMOD <sup>(2)</sup> | FLTBEN <sup>(2)</sup> | FLTCON | FLTAS | FLTAMOD | FLTAEN | 0000 0000 | 0000 0000 | | OVDCOND | POVD7 <sup>(2)</sup> | POVD6 <sup>(2)</sup> | POVD5 | POVD4 | POVD3 | POVD2 | POVD1 | POVD0 | 1111 1111 | 1111 1111 | | OVDCONS | POUT7 <sup>(2)</sup> | POUT6 <sup>(2)</sup> | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | 0000 0000 | 0000 0000 | | PDC0L <sup>(1)</sup> | PWM Duty | Cycle #0L re | egister (lower 8 | B bits) | | | | | 00 0000 | 00 0000 | | PDC0H <sup>(1)</sup> | _ | _ | PWM Duty Cy | cle #0H reg | ister (upper | 6 bits) | | | 0000 0000 | 0000 0000 | | PDC1L <sup>(1)</sup> | PWM Duty | Cycle #1L re | egister (lower 8 | B bits) | | | | | 0000 0000 | 0000 0000 | | PDC1H <sup>(1)</sup> | _ | _ | PWM Duty Cy | cle #1H reg | ister (upper | 6 bits) | | | 00 0000 | 00 0000 | | PDC2L <sup>(1)</sup> | PWM Duty | Cycle #2L re | egister (Lower | 8 bits) | | | | | 0000 0000 | 0000 0000 | | PDC2H <sup>(1)</sup> | _ | _ | PWM Duty Cy | cle #2H reg | ister (Upper | 6 bits) | | | 00 0000 | 00 0000 | | PDC3L <sup>(1,2)</sup> | PWM Duty | Cycle #3L re | egister (Lower | 8 bits) | | | | | 0000 0000 | 0000 0000 | | PDC3H <sup>(1,2)</sup> | _ | _ | PWM Duty Cy | cle #3H reg | ister (Upper | 6 bits) | | | 00 0000 | 00 0000 | **Legend:** - = Unimplemented, u = Unchanged. Shaded cells are not used with the power control PWM. Note 1: Double-buffered register pairs. Refer to text for explanation of how these registers are read and written to. <sup>2:</sup> Unimplemented in PIC18F2X31 devices; maintain these bits clear. Reset values shown are for PIC18F4X31 devices. # 18.0 SYNCHRONOUS SERIAL PORT (SSP) MODULE #### 18.1 SSP Module Overview The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be Serial EEPROMs, shift registers, display drivers, A/D converters, etc. The SSP module can operate in one of two modes: - Serial Peripheral Interface (SPI™) - Inter-Integrated Circuit (I<sup>2</sup>C<sup>™</sup>) An overview of I<sup>2</sup>C operations and additional information on the SSP module can be found in the PICmicro<sup>®</sup> Mid-Range MCU Family Reference Manual (DS33023). Refer to Application Note AN578, "Use of the SSP module in the $I^2C^{TM}$ Multi-Master Environment" (DS00578). #### 18.2 SPI Mode This section contains register definitions and operational characteristics of the SPI module. Additional information on the SPI module can be found in the PICmicro<sup>®</sup> Mid-Range MCU Family Reference Manual (DS33023A). SPI mode allows 8 bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used: - Serial Data Out (SDO) RC7/RX/DT/SDO - Serial Data In (SDI) RC4/INT1/SDI/SDA - Serial Clock (SCK) RC5/INT2/SCK/SCL Additionally, a fourth pin may be used when in a Slave mode of operation: Slave Select (SS) – RC6/TX/CK/SS When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified: - Master mode (SCK is the clock output) - · Slave mode (SCK is the clock input) - Clock polarity (Idle state of SCK) - Clock edge (output data on rising/falling edge of SCK) - Clock rate (Master mode only) - Slave Select mode (Slave mode only) #### REGISTER 18-1: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER (ADDRESS 94h) | | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | |-------|-------|-------|-----|-----|-----|-----|-------|-----| | | SMP | CKE | D/A | Р | S | R/W | UA | BF | | bit 7 | | | | | | | bit 0 | | bit 0 bit 7 SMP: SPI Data Input Sample Phase bit #### SPI Master mode: - 1 = Input data sampled at end of data output time - 0 = Input data sampled at middle of data output time (Microwire®) #### SPI Slave mode: SMP must be cleared when SPI is used in Slave mode #### I<sup>2</sup>C mode: This bit must be maintained clear CKE: SPI Clock Edge Select bit (Figure 18-2, Figure 18-3, and Figure 18-4) bit 6 #### SPI mode, CKP = 0: - 1 = Data transmitted on rising edge of SCK (Microwire<sup>®</sup> alternate) - 0 = Data transmitted on falling edge of SCK #### SPI mode, CKP = 1: - 1 = Data transmitted on falling edge of SCK (Microwire® default) - 0 = Data transmitted on rising edge of SCK #### I<sup>2</sup>C mode: This bit must be maintained clear - D/A: Data/Address bit (I<sup>2</sup>C mode only) bit 5 - 1 = Indicates that the last byte received or transmitted was data - 0 = Indicates that the last byte received or transmitted was address - **P**: Stop bit (I<sup>2</sup>C mode only) bit 4 This bit is cleared when the SSP module is disabled, or when the Start bit is detected last. SSPEN is cleared. - 1 = Indicates that a Stop bit has been detected last (this bit is '0' on Reset) - 0 = Stop bit was not detected last - **S**: Start bit (I<sup>2</sup>C mode only) bit 3 This bit is cleared when the SSP module is disabled, or when the Stop bit is detected last. SSPEN is cleared. - 1 = Indicates that a Start bit has been detected last (this bit is '0' on Reset) - 0 = Start bit was not detected last - bit 2 **R/W**: Read/Write bit Information (I<sup>2</sup>C mode only) This bit holds the R/W bit information following the last address match. This bit is only valid from the address match to the next Start bit, Stop bit, or ACK bit. - 1 = Read - 0 = Write - **UA**: Update Address bit (10-bit I<sup>2</sup>C mode only) bit 1 - 1 = Indicates that the user needs to update the address in the SSPADD register - 0 = Address does not need to be updated - bit 0 BF: Buffer Full Status bit #### Receive (SPI and I<sup>2</sup>C modes): - 1 = Receive complete, SSPBUF is full - 0 = Receive not complete, SSPBUF is empty #### Transmit (I<sup>2</sup>C mode only): - 1 = Transmit in progress, SSPBUF is full - 0 = Transmit complete, SSPBUF is empty #### Legend: U = Unimplemented bit, read as '0' R = Readable bit W = Writable bit - n = Value at POR reset '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 18-2: SSPCON: SYNC SERIAL PORT CONTROL REGISTER (ADDRESS 14h) | | R/W-0 |-------------|-------|-------|-------|-------|-------|-------|-------|-------| | | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | | bit 7 bit 0 | | | | | | | | bit 0 | bit 7 WCOL: Write Collision Detect bit - 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) - 0 = No collision - bit 6 SSPOV: Receive Overflow Indicator bit #### In SPI mode: - 1 = A new byte is received, while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in Slave mode. The user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In Master mode, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. - 0 = No overflow #### In I<sup>2</sup>C mode: - 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in Transmit mode. SSPOV must be cleared in software in either mode. - 0 = No overflow - bit 5 SSPEN: Synchronous Serial Port Enable bit #### In SPI mode: - 1 = Enables serial port and configures SCK, SDO and SDI as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins #### In I<sup>2</sup>C mode: - 1 = Enables the serial port and configures the SDA and SCL pins as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins In both modes, when enabled, these pins must be properly configured as input or output. bit 4 **CKP**: Clock Polarity Select bit #### In SPI mode: - 1 = Idle state for clock is a high level (Microwire® default) - 0 = Idle state for clock is a low level (Microwire® alternate) #### In I<sup>2</sup>C mode: SCK release control - 1 = Enable clock - 0 = Holds clock low (clock stretch). (Used to ensure data setup time.) - bit 3-0 SSPM3:SSPM0: Synchronous Serial Port Mode Select bits - 0000 = SPI Master mode, clock = Fosc/4 - 0001 = SPI Master mode, clock = Fosc/16 - 0010 = SPI Master mode, clock = Fosc/64 - 0011 = SPI Master mode, clock = TMR2 output/2 - 0100 = SPI Slave mode, clock = SCK pin. $\overline{SS}$ pin control enabled. - 0101 = SPI Slave mode, clock = SCK pin. $\overline{SS}$ pin control disabled. $\overline{SS}$ can be used as I/O pin. - $0110 = I^2C$ Slave mode, 7-bit address - $0111 = I^2C$ Slave mode, 10-bit address - 1011 = I<sup>2</sup>C Firmware Controlled Master mode (slave Idle) - $1110 = I^2C$ Slave mode. 7-bit address with Start and Stop bit interrupts enabled - $1111 = I^2C$ Slave mode, 10-bit address with Start and Stop bit interrupts enabled #### Legend: | R = Readable bit | W = Writable bit | U = Unimplemented | U = Unimplemented bit, read as '0' | | | | |--------------------------|------------------|----------------------|------------------------------------|--|--|--| | - n = Value at POR reset | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | | FIGURE 18-1: SSP BLOCK DIAGRAM (SPI MODE) To enable the serial port, SSP enable bit SSPEN (SSPCON<5>) must be set. To reset or reconfigure SPI mode, clear bit SSPEN, reinitialize the SSPCON register, and then set bit SSPEN. This configures the SDI, SDO, SCK, and SS pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRISC register) appropriately programmed. That is: - SDI must have TRISC<4> set - SDO must have TRISC<5> cleared - SCK (Master mode) must have TRISC<3> cleared - SCK (Slave mode) must have TRISC<3> set - SS must have TRISA<5> set and ADCON must be configured such that RA5 is a digital I/O Note 1: When the SPI is in Slave mode with SS pin control enabled (SSPCON<3:0> = 0100), the SPI module will reset if the SS pin is set to VDD. - 2: If the SPI is used in Slave mode with CKE = 1, then the SS pin control must be enabled. - 3: When the SPI is in Slave mode with $\overline{SS}$ pin control enabled (SSPCON<3:0> = 0100), the state of the SS pin can affect the state read back from the TRISC<5> bit. The Peripheral OE signal from the SSP module into PORTC controls the state that is read back from the Section 10.3 TRISC<5> bit (see "PORTC, TRISC and LATC Registers" for information on PORTC). If Read-Modify-Write instructions, such as BSF, are performed on the TRISC register while the $\overline{SS}$ pin is high, this will cause the TRISC<5> bit to be set, thus disabling the SDO output. #### FIGURE 18-2: SPI MODE TIMING, MASTER MODE #### FIGURE 18-3: SPI MODE TIMING (SLAVE MODE WITH CKE = 0) © 2003 Microchip Technology Inc. Preliminary DS39616B-page 215 FIGURE 18-4: SPI MODE TIMING (SLAVE MODE WITH CKE = 1) TABLE 18-1: REGISTERS ASSOCIATED WITH SPI OPERATION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>Resets | |---------|----------------------|--------------|------------|----------|--------------------|-------------|--------|---------|--------------------------|---------------------------------| | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 000x | 0000 000u | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | TRISC | PORTC Da | ta Direction | on Registe | er | | | | | 1111 1111 | 1111 1111 | | SSPBUF | Synchrono | us Serial I | Port Recei | ve Buff | er/Transn | nit Registe | er | | xxxx xxxx | uuuu uuuu | | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | TRISA | _ | _ | PORTA D | Data Dii | Direction Register | | | 11 1111 | 11 1111 | | | SSPSTAT | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | 0000 0000 | 0000 0000 | **Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76; always maintain these bits clear. #### 18.3 SSP I<sup>2</sup>C Operation The SSP module in I<sup>2</sup>C mode, fully implements all slave functions, except general call support, and provides interrupts on Start and Stop bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the standard mode specifications, as well as 7-bit and 10-bit addressing. Two pins are used for data transfer. These are the SCK/SCL pin, which is the clock (SCL), and the SDI/SDA pin, which is the data (SDA). The user must configure these pins as inputs or outputs through the TRISC<5:4> or TRISD<3:2> bits. The SSP module functions are enabled by setting SSP enable bit SSPEN (SSPCON<5>). FIGURE 18-5: SSP BLOCK DIAGRAM (I<sup>2</sup>C MODE) The SSP module has five registers for I<sup>2</sup>C operation. These are the: - SSP Control Register (SSPCON) - SSP Status Register (SSPSTAT) - Serial Receive/Transmit Buffer (SSPBUF) - SSP Shift Register (SSPSR) Not directly accessible - SSP Address Register (SSPADD) The SSPCON register allows control of the I<sup>2</sup>C operation. Four mode selection bits (SSPCON<3:0>) allow one of the following I<sup>2</sup>C modes to be selected: - I<sup>2</sup>C Slave mode (7-bit address) - I<sup>2</sup>C Slave mode (10-bit address) - 1<sup>2</sup>C Slave mode (7-bit address), with Start and Stop bit interrupts enabled to support Firmware Master mode - I<sup>2</sup>C Slave mode (10-bit address), with Start and Stop bit interrupts enabled to support Firmware Master mode - I<sup>2</sup>C Start and Stop bit interrupts enabled to support Firmware Master mode; Slave is Idle Selection of any I<sup>2</sup>C mode with the SSPEN bit set, forces the SCL and SDA pins to be open-drain, provided these pins are programmed to inputs by setting the appropriate TRISC or TRISD bits. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module. Additional information on SSP I<sup>2</sup>C operation can be found in the PICmicro<sup>®</sup> Mid-Range MCU Family Reference Manual (DS33023A). #### 18.3.1 SLAVE MODE In Slave mode, the SCL and SDA pins must be configured as inputs (TRISC<5:4> or TRISD<3:2> set). The SSP module will override the input state with the output data when required (slave-transmitter). When an address is matched, or the data transfer after an address match is received, the hardware automatically will generate the Acknowledge (ACK) pulse, and then load the SSPBUF register with the received value currently in the SSPSR register. There are certain conditions that will cause the SSP module not to give this $\overline{ACK}$ pulse. They include (either or both): - a) The buffer full bit BF (SSPSTAT<0>) was set before the transfer was received. - b) The overflow bit SSPOV (SSPCON<6>) was set before the transfer was received. In this case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF (PIR1<3>) is set. Table 18-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register, while bit SSPOV is cleared through software. The SCL clock input must have a minimum high and low for proper operation. The high and low times of the I<sup>2</sup>C specification, as well as the requirements of the SSP module, are shown in timing parameter #100 and parameter #101. #### 18.3.1.1 Addressing Once the SSP module has been enabled, it waits for a Start condition to occur. Following the Start condition, the 8-bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur: - The SSPSR register value is loaded into the SSPBUF register. - b) The buffer full bit, BF is set. - c) An ACK pulse is generated. - d) SSP interrupt flag bit, SSPIF (PIR1<3>), is set (interrupt is generated if enabled) on the falling edge of the ninth SCL pulse. In 10-bit Address mode, two address bytes need to be received by the slave (Figure 18-7). The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit $R/\overline{W}$ (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address, the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address. The sequence of events for 10-bit address is as follows, with steps 7-9 for slave-transmitter: - Receive first (high) byte of address (bits SSPIF, BF, and bit UA (SSPSTAT<1>) are set). - Update the SSPADD register with second (low) byte of address (clears bit UA and releases the SCL line). - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - Receive second (low) byte of address (bits SSPIF, BF and UA are set). - Update the SSPADD register with the first (high) byte of address. If match releases SCL line, this will clear bit UA. - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - 7. Receive Repeated Start condition. - Receive first (high) byte of address (bits SSPIF and BF are set). - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. TABLE 18-2: DATA TRANSFER RECEIVED BYTE ACTIONS | | ts as Data<br>s Received | $SSPSR \to SSPBUF$ | Generate ACK | Set bit SSPIF<br>(SSP Interrupt occurs | | | |----|--------------------------|--------------------|--------------|----------------------------------------|--|--| | BF | SSPOV | | Pulse | if enabled) | | | | 0 | 0 | Yes | Yes | Yes | | | | 1 | 0 | No | No | Yes | | | | 1 | 1 | No | No | Yes | | | | 0 | 1 | No | No | Yes | | | Note: Shaded cells show the conditions where the user software did not properly clear the overflow condition. #### 18.3.1.2 Reception When the $R/\overline{W}$ bit of the address byte is clear and an address match occurs, the $R/\overline{W}$ bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register. When the address <u>byte</u> overflow condition exists, then no Acknowledge (ACK) pulse is given. An overflow condition is defined as either bit BF (SSPSTAT<0>) is set, or bit SSPOV (SSPCON<6>) is set. This is an error condition due to the user's firmware. An SSP interrupt is generated for each data transfer byte. Flag bit, SSPIF (PIR1<3>), must be cleared in software. The SSPSTAT register is used to determine the status of the byte. #### FIGURE 18-6: I<sup>2</sup>C WAVEFORMS FOR RECEPTION (7-BIT ADDRESS) #### 18.3.1.3 Transmission When the R/W bit of the incoming address byte is set and an address match occurs, the R/W bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The ACK pulse will be sent on the ninth bit, and pin SCK/SCL is held low. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then, pin SCK/SCL should be enabled by setting bit CKP (SSPCON<4>). The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 18-7). An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF must be cleared in software, and the SSPSTAT register is used to determine the status of the byte. Flag bit SSPIF is set on the falling edge of the ninth clock pulse. As a slave-transmitter, the $\overline{ACK}$ pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line was high (not $\overline{ACK}$ ), then the data transfer is complete. When the $\overline{ACK}$ is latched by the slave, the slave logic is reset (resets SSPSTAT register) and the slave then monitors for another occurrence of the Start bit. If the SDA line was low ( $\overline{ACK}$ ), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then pin SCK/SCL should be enabled by setting bit CKP. FIGURE 18-7: I<sup>2</sup>C WAVEFORMS FOR TRANSMISSION (7-BIT ADDRESS) © 2003 Microchip Technology Inc. Preliminary DS39616B-page 219 #### 18.3.2 MASTER MODE Master mode of operation is supported in firmware using interrupt generation on the detection of the Start and Stop conditions. The Stop (P) and Start (S) bits are cleared from a Reset or when the SSP module is disabled. The Stop (P) and Start (S) bits will toggle based on the Start and Stop conditions. Control of the $I^2C$ bus may be taken when the P bit is set, or the bus is Idle and both the S and P bits are clear. In Master mode, the SCL and SDA lines are manipulated by clearing the corresponding TRISC<5:4> or TRISD<3:2> bits. The output level is always low, irrespective of the value(s) in PORTC<5:4> or PORTD<3:2>. So when transmitting data, a '1' data bit must have the TRISC<4> bit set (input) and a '0' data bit must have the TRISC<4> bit cleared (output). The same scenario is true for the SCL line with the TRISC<4> or TRISD<2> bit. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module. The following events will cause SSP interrupt flag bit, SSPIF, to be set (SSP Interrupt will occur if enabled): - · Start condition - · Stop condition - Data transfer byte transmitted/received Master mode of operation can be done with either the Slave mode Idle (SSPM3:SSPM0 = 1011), or with the Slave active. When both Master and Slave modes are enabled, the software needs to differentiate the source(s) of the interrupt. #### 18.3.3 MULTI-MASTER MODE In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions, allows the determination of when the bus is free. The Stop (P) and Start (S) bits are cleared from a Reset or when the SSP module is disabled. The Stop (P) and Start (S) bits will toggle based on the Start and Stop conditions. Control of the I<sup>2</sup>C bus may be taken when bit P (SSPSTAT<4>) is set, or the bus is Idle and both the S and P bits clear. When the bus is busy, enabling the SSP interrupt will generate the interrupt when the Stop condition occurs. In Multi-Master operation, the SDA line must be monitored to see if the signal level is the expected output level. This check only needs to be done when a high level is output. If a high level is expected and a low level is present, the device needs to release the SDA and SCL lines (set TRISC<5:4> or TRISD<3:2>). There are two stages where this arbitration can be lost, these are: - Address Transfer - Data Transfer When the slave logic is enabled, the slave continues to receive. If arbitration was lost during the address transfer stage, communication to the device may be in progress. If addressed, an $\overline{ACK}$ pulse will be generated. If arbitration was lost during the data transfer stage, the device will need to retransfer the data at a later time. TABLE 18-3: REGISTERS ASSOCIATED WITH I<sup>2</sup>C OPERATION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>Resets | |----------------------|-------------------------------|--------------------|------------------------|----------|-----------|-----------|--------|--------|--------------------------|---------------------------------| | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 000x | 0000 000u | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | SSPBUF | Synchrono | us Serial | Port Rec | eive Buf | fer/Trans | mit Regis | ter | | xxxx xxxx | uuuu uuuu | | SSPADD | Synchrono | us Serial | Port (I <sup>2</sup> C | mode) A | Address F | Register | | | 0000 0000 | 0000 0000 | | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | SSPSTAT | SMP <sup>(2)</sup> | CKE <sup>(2)</sup> | D/A | Р | S | R/W | UA | BF | 0000 0000 | 0000 0000 | | TRISC(3) | PORTC Data Direction Register | | | | | | | | 1111 1111 | 1111 1111 | | TRISD <sup>(3)</sup> | PORTD D | ata Direct | tion Regis | | 1111 1111 | 1111 1111 | | | | | **Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by SSP module in I<sup>2</sup>C mode. - Note 1: PSPIF and PSPIE are reserved on the PIC16F73/76; always maintain these bits clear. - 2: Maintain these bits clear in I<sup>2</sup>C mode. - 3: Depending upon the setting of SSPMX in CONFIG3H, these pins are multiplexed to PORTC or PORTD. # 19.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART) The Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is one of the two serial I/O modules available in the PIC18F2331/2431/4331/4431 family of microcontrollers. EUSART is also known as a Serial Communications Interface or SCI. The EUSART can be configured as a full-duplex asynchronous system that can communicate with peripheral devices, such as CRT terminals and personal computers. It can also be configured as a half-duplex synchronous system that can communicate with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs, etc. The EUSART module implements additional features, including automatic baud rate detection and calibration, automatic wake-up on sync break reception and 12-bit break character transmit. These make it ideally suited for use in Local Interconnect Network (LIN) bus systems. The USART can be configured in the following modes: - Asynchronous (full-duplex) with: - Auto-Wake-up on character reception - Auto-Baud calibration - 12-bit break character transmission - Synchronous Master (half-duplex) with selectable clock polarity - Synchronous Slave (half-duplex) with selectable clock polarity In order to configure pins RC6/TX/CK/SS and RC7/RX/DT/SDO as the Universal Synchronous Asynchronous Receiver Transmitter: - SPEN (RCSTA<7>) bit must be set ( = 1), - TRISC<6> bit must be set ( = 1), and - TRISC<1> bit must be set ( = 1). **Note:** The USART control will automatically reconfigure the pin from input to output as needed. The operation of the enhanced USART module is controlled through three registers: - Transmit Status and Control (TXSTA) - Receive Status and Control (RCSTA) - Baud Rate Control (BAUDCTL) These are detailed in on the following pages in Register 19-1, Register 19-2 and Register 19-3, respectively. # 19.1 Asynchronous Operation in Power-Managed Modes The USART may operate in Asynchronous mode, while the peripheral clocks are being provided by the internal oscillator block. This makes it possible to remove the crystal or resonator that is commonly connected as the primary clock on the OSC1 and OSC2 pins. The factory calibrates the internal oscillator block output (INTOSC) for 8 MHz (see Table 25-6). However, this frequency may drift as VDD or temperature changes, and this directly affects the asynchronous baud rate. Two methods may be used to adjust the baud rate clock, but both require a reference clock source of some kind. The first (preferred) method uses the OSCTUNE register to adjust the INTOSC output back to 8 MHz. Adjusting the value in the OSCTUNE register allows for fine resolution changes to the system clock source (see **Section 3.6 "INTOSC Frequency Drift"** for more information). The other method adjusts the value in the baud rate generator. There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency. #### REGISTER 19-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-1 | R/W-0 | |----------|-------|-------|-------|-------|-------|------|-------| | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | | <u>-</u> | | | | | | | | bit 7 bit 0 bit 7 CSRC: Clock Source Select bit Asynchronous mode: Don't care Synchronous mode: 1 = Master mode (clock generated internally from BRG) 0 = Slave mode (clock from external source) bit 6 TX9: 9-bit Transmit Enable bit 1 = Selects 9-bit transmission 0 = Selects 8-bit transmission bit 5 **TXEN:** Transmit Enable bit 1 = Transmit enabled 0 = Transmit disabled **Note:** SREN/CREN overrides TXEN in Sync mode. bit 4 SYNC: USART Mode Select bit 1 = Synchronous mode 0 = Asynchronous mode bit 3 SENDB: Send Break Character bit Asynchronous mode: 1 = Send Sync Break on next transmission (cleared by hardware upon completion) 0 = Sync Break transmission completed Synchronous mode: Don't care bit 2 BRGH: High Baud Rate Select bit Asynchronous mode: 1 = High speed 0 = Low speed Synchronous mode: Unused in this mode bit 1 TRMT: Transmit Shift Register Status bit 1 = TSR empty 0 = TSR full bit 0 **TX9D:** 9th bit of Transmit Data Can be address/data bit or a parity bit. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 19-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | R-x | |-------|-------|-------|-------|-------|------|------|-------| | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | | bit 7 | | | | | | | bit 0 | bit 0 - bit 7 SPEN: Serial Port Enable bit - 1 = Serial port enabled (configures RX/DT and TX/CK pins as serial port pins) - 0 = Serial port disabled (held in Reset) - bit 6 RX9: 9-bit Receive Enable bit - 1 = Selects 9-bit reception - 0 = Selects 8-bit reception - SREN: Single Receive Enable bit bit 5 #### Asynchronous mode: Don't care #### Synchronous mode – Master: - 1 = Enables single receive - 0 = Disables single receive This bit is cleared after reception is complete. Synchronous mode - Slave: Don't care bit 4 **CREN:** Continuous Receive Enable bit #### Asynchronous mode: - 1 = Enables receiver - 0 = Disables receiver #### Synchronous mode: - 1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN) - 0 = Disables continuous receive - bit 3 ADDEN: Address Detect Enable bit #### Asynchronous mode 9-bit (RX9 = 1): - 1 = Enables address detection, enable interrupt and load the receive buffer when RSR<8> is - 0 = Disables address detection, all bytes are received and ninth bit can be used as parity bit Asynchronous mode 8-bit (RX9 = 0): Don't care - bit 2 **FERR:** Framing Error bit - 1 = Framing error (can be updated by reading RCREG register and receive next valid byte) - 0 = No framing error - bit 1 **OERR:** Overrun Error bit - 1 = Overrun error (can be cleared by clearing bit CREN) - 0 = No overrun error - bit 0 RX9D: 9th bit of Received Data This can be address/data bit or a parity bit and must be calculated by user firmware. | Legend: | | | | |--------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### REGISTER 19-3: **BAUDCTL: BAUD RATE CONTROL REGISTER** | U-0 | R-1 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |-------|-------|-----|-------|-------|-----|-------|-------| | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | | bit 7 | • | | | | | | bit 0 | bit 0 bit 7 Unimplemented: Read as '0' bit 6 RCIDL: Receive Operation Idle Status bit > 1 = Receiver is Idle 0 = Receive in progress bit 5 Unimplemented: Read as '0' bit 4 SCKP: Synchronous Clock Polarity Select bit > Asynchronous mode: Unused in this mode Synchronous mode: 1 = Idle state for clock (CK) is a high level 0 = Idle state for clock (CK) is a low level bit 3 BRG16: 16-bit Baud Rate Register Enable bit 1 = 16-bit baud rate generator - SPBRGH and SPBRG 0 = 8-bit baud rate generator - SPBRG only (Compatible mode), SPBRGH value ignored bit 2 Unimplemented: Read as '0' bit 1 WUE: Wake-up Enable bit Asynchronous mode: 1 = USART will continue to sample the RX pin – interrupt generated on falling edge; bit cleared in hardware on following rising edge 0 = RX pin not monitored or rising edge detected Synchronous mode: Unused in this mode bit 0 **ABDEN:** Auto-Baud Detect Enable bit Asynchronous mode: 1 = Enable baud rate measurement on the next character - requires reception of a Sync field (55h); cleared in hardware upon completion 0 = Baud rate measurement disabled or completed Synchronous mode: Unused in this mode Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # 19.2 USART Baud Rate Generator (BRG) The BRG is a dedicated 8-bit or 16-bit generator, that supports both the Asynchronous and Synchronous modes of the USART. By default, the BRG operates in 8-bit mode; setting the BRG16 bit (BAUDCTL<3>) selects 16-bit mode. The SPBRGH:SPBRG register pair controls the period of a free running timer. In Asynchronous mode, bits BRGH (TXSTA<2>) and BRG16 also control the baud rate. In Synchronous mode, bit BRGH is ignored. Table 19-1 shows the formula for computation of the baud rate for different USART modes, which only apply in Master mode (internally generated clock). Given the desired baud rate and Fosc, the nearest integer value for the SPBRGH:SPBRG registers can be calculated using the formulas in Table 19-1. From this, the error in baud rate can be determined. An example calculation is shown in Example 19-1. Typical baud rates and error values for the various asynchronous modes are shown in Table 19-2. It may be advantageous to use the high baud rate (BRGH = 1), or the 16-bit BRG to reduce the baud rate error, or achieve a slow baud rate for a fast oscillator frequency. Writing a new value to the SPBRGH:SPBRG registers causes the BRG timer to be reset (or cleared). This ensures the BRG does not wait for a timer overflow before outputting the new baud rate. # 19.2.1 POWER-MANAGED MODE OPERATION The system clock is used to generate the desired baud rate; however, when a power-managed mode is entered, the clock source may be operating at a different frequency than in PRI\_RUN mode. In Sleep mode, no clocks are present and in PRI\_IDLE, the primary clock source continues to provide clocks to the baud rate generator; however, in other power-managed modes, the clock frequency will probably change. This may require the value in SPBRG to be adjusted. If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit and make sure that the receive operation is Idle before changing the system clock. #### 19.2.2 SAMPLING The data on the RC7/RX/DT/SDO pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX pin. TABLE 19-1: BAUD RATE FORMULAS | C | onfiguration B | its | BRG/USART Mode | Baud Rate Formula | |------|----------------|------|---------------------|-------------------| | SYNC | BRG16 | BRGH | BRG/USART WIOGE | Baud Rate Formula | | 0 | 0 | 0 | 8-bit/Asynchronous | Fosc/[64 (n+1)] | | 0 | 0 | 1 | 8-bit/Asynchronous | F222//42 (2.4) | | 0 | 1 | 0 | 16-bit/Asynchronous | Fosc/[16 (n+1)] | | 0 | 1 | 1 | 16-bit/Asynchronous | | | 1 | 0 | х | 8-bit/Synchronous | Fosc/[4 (n+1)] | | 1 | 1 | х | 16-bit/Synchronous | | **Legend:** x = Don't care, n = value of SPBRGH:SPBRG register pair © 2003 Microchip Technology Inc. Preliminary DS39616B-page 225 #### **EXAMPLE 19-1: CALCULATING BAUD RATE ERROR** For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG: Desired Baud Rate= Fosc / (64 ([SPBRGH:SPBRG] + 1)) Solving for SPBRGH:SPBRG: X = ((Fosc / Desired Baud Rate)/64) - 1 = ((16000000 / 9600) / 64) - 1 = [25.042] = 25 Calculated Baud Rate=16000000 / (64 (25 + 1)) = 9615 Error = (Calculated Baud Rate - Desired Baud Rate) / Desired Baud Rate = (9615 - 9600) / 9600 = 0.16% #### TABLE 19-2: REGISTERS ASSOCIATED WITH BAUD RATE GENERATOR | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Value on all other Resets | |---------|----------|-----------|------------|-------|-----------|-----------|-------|-------|-------------------|---------------------------| | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | BAUDCTL | _ | RCIDL | _ | SCKP | BRG16 | | WUE | ABDEN | -1-1 0-00 | -1-1 0-00 | | SPBRGH | Baud Rat | e Generat | or Registe | | 0000 0000 | 0000 0000 | | | | | | SPBRG | Baud Rat | e Generat | or Registe | | 0000 0000 | 0000 0000 | | | | | **Legend:** x = unknown, - = unimplemented, read as '0'. Shaded cells are not used by the BRG. #### TABLE 19-3: BAUD RATES FOR ASYNCHRONOUS MODES | | | | | | SYNC | = 0, BRG | l = 0, BRG | 616 = 0 | | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc = 20.000 MHz | | | Fosc | = 10.000 | ) MHz | Fos | c = 8.000 | MHz | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 0.3 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 1.2 | _ | _ | _ | 1.221 | 1.73 | 255 | 1.202 | 0.16 | 129 | 1201 | -0.16 | 103 | | 2.4 | 2.441 | 1.73 | 255 | 2.404 | 0.16 | 129 | 2.404 | 0.16 | 64 | 2403 | -0.16 | 51 | | 9.6 | 9.615 | 0.16 | 64 | 9.766 | 1.73 | 31 | 9.766 | 1.73 | 15 | 9615 | -0.16 | 12 | | 19.2 | 19.531 | 1.73 | 31 | 19.531 | 1.73 | 15 | 19.531 | 1.73 | 7 | _ | _ | _ | | 57.6 | 56.818 | -1.36 | 10 | 62.500 | 8.51 | 4 | 52.083 | -9.58 | 2 | _ | _ | _ | | 115.2 | 125.000 | 8.51 | 4 | 104.167 | -9.58 | 2 | 78.125 | -32.18 | 1 | _ | _ | _ | | | | | S | YNC = 0, E | BRGH = ( | ), BRG16 = | 0 | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD<br>RATE | Fos | c = 4.000 | MHz | Fos | c = 2.000 | MHz | Fos | c = 1.000 | MHz | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 0.3 | 0.300 | 0.16 | 207 | 300 | -0.16 | 103 | 300 | -0.16 | 51 | | 1.2 | 1.202 | 0.16 | 51 | 1201 | -0.16 | 25 | 1201 | -0.16 | 12 | | 2.4 | 2.404 | 0.16 | 25 | 2403 | -0.16 | 12 | _ | _ | _ | | 9.6 | 8.929 | -6.99 | 6 | _ | _ | _ | _ | _ | _ | | 19.2 | 20.833 | 8.51 | 2 | _ | _ | _ | _ | _ | _ | | 57.6 | 62.500 | 8.51 | 0 | _ | _ | _ | _ | _ | _ | | 115.2 | 62.500 | -45.75 | 0 | _ | _ | _ | _ | _ | _ | TABLE 19-3: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) | | | | | | SYNC | = 0, BRG | l = 1, BRG | 16 = 0 | | | | | |--------------|-----------------------|-------------------|-----------------------------|-----------------------|-------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD<br>RATE | Fosc | Fosc = 40.000 MHz | | | Fosc = 20.000 MHz | | | = 10.000 | ) MHz | Fos | c = 8.000 | MHz | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 2.4 | _ | _ | _ | _ | _ | _ | 2.441 | 1.73 | 255 | 2403 | -0.16 | 207 | | 9.6 | 9.766 | 1.73 | 255 | 9.615 | 0.16 | 129 | 9.615 | 0.16 | 64 | 9615 | -0.16 | 51 | | 19.2 | 19.231 | 0.16 | 129 | 19.231 | 0.16 | 64 | 19.531 | 1.73 | 31 | 19230 | -0.16 | 25 | | 57.6 | 58.140 | 0.94 | 42 | 56.818 | -1.36 | 21 | 56.818 | -1.36 | 10 | 55555 | 3.55 | 8 | | 115.2 | 113.636 | -1.36 | 21 | 113.636 | -1.36 | 10 | 125.000 | 8.51 | 4 | _ | _ | _ | | | | SYNC = 0, BRGH = 1, BRG16 = 0 | | | | | | | | | | | | | |-------------|-----------------------|-------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|---------------|-----------------------------|--|--|--|--|--| | BAUD | Fosc | = 4.000 | MHz | Fosc = 2.000 MHz Fos | | | | c = 1.000 MHz | | | | | | | | RATE<br>(K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | | | | | 0.3 | _ | _ | _ | _ | _ | _ | 300 | -0.16 | 207 | | | | | | | 1.2 | 1.202 | 0.16 | 207 | 1201 | -0.16 | 103 | 1201 | -0.16 | 51 | | | | | | | 2.4 | 2.404 | 0.16 | 103 | 2403 | -0.16 | 51 | 2403 | -0.16 | 25 | | | | | | | 9.6 | 9.615 | 0.16 | 25 | 9615 | -0.16 | 12 | _ | _ | _ | | | | | | | 19.2 | 19.231 | 0.16 | 12 | _ | _ | _ | _ | _ | _ | | | | | | | 57.6 | 62.500 | 8.51 | 3 | _ | _ | _ | _ | _ | _ | | | | | | | 115.2 | 125.000 | 8.51 | 1 | _ | _ | _ | _ | _ | _ | | | | | | | | | SYNC = 0, BRGH = 0, BRG16 = 1 | | | | | | | | | | | | | | | |-------------|-----------------------|-------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--|--|--|--| | BAUD | Fosc | = 40.000 | ) MHz | Fosc | = 20.000 | ) MHz | Fosc | = 10.000 | ) MHz | Fos | c = 8.000 | MHz | | | | | | RATE<br>(K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | | | | 0.3 | 0.300 | 0.00 | 8332 | 0.300 | 0.02 | 4165 | 0.300 | 0.02 | 2082 | 300 | -0.04 | 1665 | | | | | | 1.2 | 1.200 | 0.02 | 2082 | 1.200 | -0.03 | 1041 | 1.200 | -0.03 | 520 | 1201 | -0.16 | 415 | | | | | | 2.4 | 2.402 | 0.06 | 1040 | 2.399 | -0.03 | 520 | 2.404 | 0.16 | 259 | 2403 | -0.16 | 207 | | | | | | 9.6 | 9.615 | 0.16 | 259 | 9.615 | 0.16 | 129 | 9.615 | 0.16 | 64 | 9615 | -0.16 | 51 | | | | | | 19.2 | 19.231 | 0.16 | 129 | 19.231 | 0.16 | 64 | 19.531 | 1.73 | 31 | 19230 | -0.16 | 25 | | | | | | 57.6 | 58.140 | 0.94 | 42 | 56.818 | -1.36 | 21 | 56.818 | -1.36 | 10 | 55555 | 3.55 | 8 | | | | | | 115.2 | 113.636 | -1.36 | 21 | 113.636 | -1.36 | 10 | 125.000 | 8.51 | 4 | _ | _ | _ | | | | | | | | SYNC = 0, BRGH = 0, BRG16 = 1 | | | | | | | | | | | | | |-------------|-----------------------|-------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--|--|--|--|--| | BAUD | Fosc | c = 4.000 | MHz | Fos | c = 2.000 | MHz | Fosc = 1.000 MHz | | | | | | | | | RATE<br>(K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | | | | | 0.3 | 0.300 | 0.04 | 832 | 300 | -0.16 | 415 | 300 | -0.16 | 207 | | | | | | | 1.2 | 1.202 | 0.16 | 207 | 1201 | -0.16 | 103 | 1201 | -0.16 | 51 | | | | | | | 2.4 | 2.404 | 0.16 | 103 | 2403 | -0.16 | 51 | 2403 | -0.16 | 25 | | | | | | | 9.6 | 9.615 | 0.16 | 25 | 9615 | -0.16 | 12 | _ | _ | _ | | | | | | | 19.2 | 19.231 | 0.16 | 12 | _ | _ | _ | _ | _ | _ | | | | | | | 57.6 | 62.500 | 8.51 | 3 | _ | _ | _ | _ | _ | _ | | | | | | | 115.2 | 125.000 | 8.51 | 1 | _ | _ | _ | _ | _ | _ | | | | | | © 2003 Microchip Technology Inc. Preliminary DS39616B-page 227 TABLE 19-3: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) | | | | | SYNC = 0 | , BRGH : | = 1, BRG16 | s = 1 or SY | NC = 1, I | BRG16 = 1 | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc = 20.000 MHz | | | Fosc = 10.000 MHz | | | Fosc = 8.000 MHz | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 0.3 | 0.300 | 0.00 | 33332 | 0.300 | 0.00 | 16665 | 0.300 | 0.00 | 8332 | 300 | -0.01 | 6665 | | 1.2 | 1.200 | 0.00 | 8332 | 1.200 | 0.02 | 4165 | 1.200 | 0.02 | 2082 | 1200 | -0.04 | 1665 | | 2.4 | 2.400 | 0.02 | 4165 | 2.400 | 0.02 | 2082 | 2.402 | 0.06 | 1040 | 2400 | -0.04 | 832 | | 9.6 | 9.606 | 0.06 | 1040 | 9.596 | -0.03 | 520 | 9.615 | 0.16 | 259 | 9615 | -0.16 | 207 | | 19.2 | 19.193 | -0.03 | 520 | 19.231 | 0.16 | 259 | 19.231 | 0.16 | 129 | 19230 | -0.16 | 103 | | 57.6 | 57.803 | 0.35 | 172 | 57.471 | -0.22 | 86 | 58.140 | 0.94 | 42 | 57142 | 0.79 | 34 | | 115.2 | 114.943 | -0.22 | 86 | 116.279 | 0.94 | 42 | 113.636 | -1.36 | 21 | 117647 | -2.12 | 16 | | | | SYI | NC = 0, BR | GH = 1, BI | RG16 = 1 | or SYNC = | 1, BRG1 | 6 = 1 | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--| | BAUD<br>RATE | Fos | c = 4.000 | MHz | Fos | c = 2.000 | MHz | Fosc = 1.000 MHz | | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | 0.3 | 0.300 | 0.01 | 3332 | 300 | -0.04 | 1665 | 300 | -0.04 | 832 | | | 1.2 | 1.200 | 0.04 | 832 | 1201 | -0.16 | 415 | 1201 | -0.16 | 207 | | | 2.4 | 2.404 | 0.16 | 415 | 2403 | -0.16 | 207 | 2403 | -0.16 | 103 | | | 9.6 | 9.615 | 0.16 | 103 | 9615 | -0.16 | 51 | 9615 | -0.16 | 25 | | | 19.2 | 19.231 | 0.16 | 51 | 19230 | -0.16 | 25 | 19230 | -0.16 | 12 | | | 57.6 | 58.824 | 2.12 | 16 | 55555 | 3.55 | 8 | _ | _ | _ | | | 115.2 | 111.111 | -3.55 | 8 | _ | _ | _ | _ | _ | _ | | #### 19.2.3 AUTO-BAUD RATE DETECT The enhanced USART module supports the automatic detection and calibration of baud rate. This feature is active only in Asynchronous mode and while the WUE bit is clear. The automatic baud rate measurement sequence (Figure 19-1) begins whenever a Start bit is received and the ABDEN bit is set. The calculation is self-averaging. In the Auto-Baud Rate Detect (ABD) mode, the clock to the BRG is reversed. Rather than the BRG clocking the incoming RX signal, the RX signal is timing the BRG. In ABD mode, the internal Baud Rate Generator is used as a counter to time the bit period of the incoming serial byte stream. Once the ABDEN bit is set, the state machine will clear the BRG and look for a Start bit. The Auto-Baud Detect must receive a byte with the value 55h (ASCII "U", which is also the LIN bus Sync character), in order to calculate the proper bit rate. The measurement takes over both a low and a high bit time in order to minimize any effects caused by asymmetry of the incoming signal. After a Start bit, the SPBRG begins counting up using the preselected clock source on the first rising edge of RX. After eight bits on the RX pin, or the fifth rising edge, an accumulated value totalling the proper BRG period is left in the SPBRGH:SPBRG registers. Once the 5th edge is seen (should correspond to the Stop bit), the ABDEN bit is automatically cleared. While calibrating the baud rate period, the BRG registers are clocked at 1/8th the pre-configured clock rate. Note that the BRG clock will be configured by the BRG16 and BRGH bits. Independent of the BRG16 bit setting, both the SPBRG and SPBRGH will be used as a 16-bit counter. This allows the user to verify that no carry occurred for 8-bit modes, by checking for 00h in the SPBRGH register. Refer to Table 19-4 for counter clock rates to the BRG. While the ABD sequence takes place, the USART state machine is held in Idle. The RCIF interrupt is set once the fifth rising edge on RX is detected. The value in the RCREG needs to be read to clear the RCIF interrupt. RCREG content should be discarded. - Note 1: If the WUE bit is set with the ABDEN bit, auto-baud rate detection will occur on the byte following the Break character (see Section 19.3.4 "Auto-Wake-up on SYNC BREAK Character"). - 2: It is up to the user to determine that the incoming character baud rate is within the range of the selected BRG clock source. Some combinations of oscillator frequency and USART baud rates are not possible due to bit error rates. Overall system timing and communication baud rates must be taken into consideration when using the Auto-Baud Rate Detection feature. TABLE 19-4: BRG COUNTER CLOCK RATES | BRG16 | BRGH | BRG Counter Clock | |-------|------|-------------------| | 0 | 0 | Fosc/512 | | 0 | 1 | Fosc/256 | | 1 | 0 | Fosc/128 | | 1 | 1 | Fosc/32 | Note: D During the ABD sequence, SPBRG and SPBRGH are both used as a 16-bit counter, independent of BRG16 setting. #### 19.3 USART Asynchronous Mode The Asynchronous mode of operation is selected by clearing the SYNC bit (TXSTA<4>). In this mode, the USART uses standard non-return-to-zero (NRZ) format (one Start bit, eight or nine data bits and one Stop bit). The most common data format is 8 bits. An on-chip dedicated 8-bit/16-bit baud rate generator can be used to derive standard baud rate frequencies from the oscillator. The USART transmits and receives the LSb first. The USART's transmitter and receiver are functionally independent, but use the same data format and baud rate. The baud rate generator produces a clock, either x16 or x64 of the bit shift rate, depending on the BRGH and BRG16 bits (TXSTA<2> and BAUDCTL<3>). Parity is not supported by the hardware, but can be implemented in software and stored as the 9th data bit. Asynchronous mode is available in all low-power modes; it is available in Sleep mode only when Auto-Wake-up on Sync Break is enabled. When in PRI\_IDLE mode, no changes to the baud rate generator values are required; however, other low-power mode clocks may operate at another frequency than the primary clock. Therefore, the baud rate generator values may need to be adjusted. When operating in Asynchronous mode, the USART module consists of the following important elements: - · Baud Rate Generator - Sampling Circuit - · Asynchronous Transmitter - · Asynchronous Receiver - Auto-Wake-up on Sync Break Character - 12-bit Break Character Transmit - · Auto-Baud Rate Detection # 19.3.1 USART ASYNCHRONOUS TRANSMITTER The USART transmitter block diagram is shown in Figure 19-2. The heart of the transmitter is the Transmit (serial) Shift Register (TSR). The shift register obtains its data from the read/write transmit buffer, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the Stop bit has been transmitted from the previous load. As soon as the Stop bit is transmitted, the TSR is loaded with new data from the TXREG register (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TcY), the TXREG register is empty and flag bit TXIF (PIR1<4>) is set. This interrupt can be enabled/disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set, regardless of the state of enable bit TXIE and cannot be cleared in software. Flag bit TXIF is not cleared immediately upon loading the transmit buffer register TXREG. TXIF becomes valid in the second instruction cycle following the load instruction. Polling TXIF immediately following a load of TXREG will return invalid results. While flag bit TXIF indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. Status bit TRMT is a read-only bit, which is set when the TSR register is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty. - **Note 1:** The TSR register is not mapped in data memory, so it is not available to the user. - 2: Flag bit TXIF is set when enable bit TXEN is set. To set up an Asynchronous Transmission: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN. - 3. If interrupts are desired, set enable bit TXIE. - If 9-bit transmission is desired, set transmit bit TX9. Can be used as address/data bit. - Enable the transmission by setting bit TXEN, which will also set bit TXIF. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - 7. Load data to the TXREG register (starts transmission). If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. #### FIGURE 19-2: USART TRANSMIT BLOCK DIAGRAM #### FIGURE 19-3: ASYNCHRONOUS TRANSMISSION #### FIGURE 19-4: ASYNCHRONOUS TRANSMISSION (BACK TO BACK) © 2003 Microchip Technology Inc. Preliminary DS39616B-page 231 TABLE 19-5: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|-------------|----------------------------------------|-------------|--------|-----------|-----------|--------|--------|----------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | PIR1 | _ | ADIF | RCIF | TXIF | _ | CCP1IF | TMR2IF | TMR1IF | -000 -000 | -000 -000 | | PIE1 | _ | ADIE | RCIE | TXIE | _ | CCP1IE | TMR2IE | TMR1IE | -000 -000 | -000 -000 | | IPR1 | _ | ADIP | RCIP | TXIP | - | CCP1IP | TMR2IP | TMR1IP | -111 -111 | -111 -111 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | TXREG | USART Tran | smit Register | | | | | | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | | BAUDCTL | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | -1-1 0-00 | -1-1 0-00 | | SPBRGH | Baud Rate G | aud Rate Generator Register, High Byte | | | | | | | 0000 0000 | 0000 0000 | | SPBRG | Baud Rate G | Senerator Reg | gister, Low | | 0000 0000 | 0000 0000 | | | | | **Legend:** x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for Asynchronous Transmission. # 19.3.2 USART ASYNCHRONOUS RECEIVER The receiver block diagram is shown in Figure 19-5. The data is received on the RC7/RX/DT/SDO pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at x16 times the baud rate, whereas the main receive serial shifter operates at the bit rate or at Fosc. This mode would typically be used in RS-232 systems. To set up an Asynchronous Reception: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN. - 3. If interrupts are desired, set enable bit RCIE. - 4. If 9-bit reception is desired, set bit RX9. - 5. Enable the reception by setting bit CREN. - Flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set. - Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing enable bit CREN. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. # 19.3.3 SETTING UP 9-BIT MODE WITH ADDRESS DETECT This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - If interrupts are required, set the RCEN bit and select the desired priority level with the RCIP bit. - 4. Set the RX9 bit to enable 9-bit reception. - 5. Set the ADDEN bit to enable address detect. - 6. Enable reception by setting the CREN bit. - The RCIF bit will be set when reception is complete. The interrupt will be Acknowledged if the RCIE and GIE bits are set. - 8. Read the RCSTA register to determine if any error occurred during reception, as well as read bit 9 of data (if applicable). - Read RCREG to determine if the device is being addressed. - 10. If any error occurred, clear the CREN bit. - 11. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and interrupt the CPU. #### FIGURE 19-5: USART RECEIVE BLOCK DIAGRAM To set up an Asynchronous Transmission: - Initialize the SPBRG register for the appropriate baud rate. If a high-speed baud rate is desired, set bit BRGH (see Section 19.2 "USART Baud Rate Generator (BRG)"). - Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN. - 3. If interrupts are desired, set enable bit TXIE. - If 9-bit transmission is desired, set transmit bit TX9. Can be used as address/data bit. - Enable the transmission by setting bit TXEN, which will also set bit TXIF. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - 7. Load data to the TXREG register (starts transmission). If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. #### FIGURE 19-6: ASYNCHRONOUS RECEPTION #### TABLE 19-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|-------------|---------------------------------------|-------------|--------|-----------|-----------|--------|--------|----------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | PIR1 | _ | ADIF | RCIF | TXIF | | CCP1IF | TMR2IF | TMR1IF | -000 -000 | -000 -000 | | PIE1 | _ | ADIE | RCIE | TXIE | 1 | CCP1IE | TMR2IE | TMR1IE | -000 -000 | -000 -000 | | IPR1 | _ | ADIP | RCIP | TXIP | 1 | CCP1IP | TMR2IP | TMR1IP | -111 -111 | -111 -111 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | RCREG | USART Rec | eive Register | | | | | | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | | BAUDCTL | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | -1-1 0-00 | -1-1 0-00 | | SPBRGH | Baud Rate C | ud Rate Generator Register, High Byte | | | | | | | 0000 0000 | 0000 0000 | | SPBRG | Baud Rate C | Senerator Reg | jister, Low | | 0000 0000 | 0000 0000 | | | | | **Legend:** x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for Asynchronous Reception. # 19.3.4 AUTO-WAKE-UP ON SYNC BREAK CHARACTER During Sleep mode, all clocks to the USART are suspended. Because of this, the baud rate generator is inactive and a proper byte reception cannot be performed. The Auto-Wake-up feature allows the controller to wake-up due to activity on the RX/DT line, while the USART is operating in Asynchronous mode. The Auto-Wake-up feature is enabled by setting the WUE bit (BAUDCTL<1>). Once set, the typical receive sequence on RX/DT is disabled, and the USART remains in an Idle state, monitoring for a wake-up event independent of the CPU mode. A wake-up event consists of a high-to-low transition on the RX/DT line. (This coincides with the start of a Sync Break or a Wake-up Signal character for the LIN protocol.) Following a wake-up event, the module generates an RCIF interrupt. The interrupt is generated synchronously to the Q clocks in normal operating modes (Figure 19-7), and asynchronously if the device is in Sleep mode (Figure 19-8). The interrupt condition is cleared by reading the RCREG register. The WUE bit is automatically cleared once a low-tohigh transition is observed on the RX line, following the wake-up event. At this point, the USART module is in Idle mode and returns to normal operation. This signals to the user that the Sync Break event is over. # 19.3.4.1 Special Considerations Using Auto-Wake-up Since Auto-Wake-up functions by sensing rising edge transitions on RX/DT, information with any state changes before the Stop bit may signal a false end-of-character and cause data or framing errors. To work properly, therefore, the initial character in the transmission must be all '0's. This can be 00h (8 bytes) for standard RS-232 devices, or 000h (12 bits) for LIN bus Oscillator start-up time must also be considered, especially in applications using oscillators with longer start-up intervals (i.e., LP, XT or HS/PLL mode). The sync break (or wake-up signal) character must be of sufficient length, and be followed by a sufficient interval, to allow enough time for the selected oscillator to start and provide proper initialization of the USART. # 19.3.4.2 Special Considerations Using the WUE Bit The timing of WUE and RCIF events may cause some confusion when it comes to determining the validity of received data. As noted, setting the WUE bit places the USART in an Idle mode. The wake-up event causes a receive interrupt by setting the RCIF bit. The WUE bit is cleared after this when a rising edge is seen on RX/DT. The interrupt condition is then cleared by reading the RCREG register. Ordinarily, the data in RCREG will be dummy data and should be discarded. The fact that the WUE bit has been cleared (or is still set) and the RCIF flag is set should not be used as an indicator of the integrity of the data in RCREG. Users should consider implementing a parallel method in firmware to verify received data integrity. To assure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode. #### FIGURE 19-7: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING NORMAL OPERATION #### FIGURE 19-8: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING SLEEP #### 19.3.5 BREAK CHARACTER SEQUENCE The enhanced USART module has the capability of sending the special break character sequences that are required by the LIN bus standard. The break character transmit consists of a Start bit, followed by 12 '0' bits and a Stop bit. The frame break character is sent whenever the SENDB and TXEN bits (TXSTA<3> and TXSTA<5>) are set, while the transmit shift register is loaded with data. Note that the value of data written to TXREG will be ignored and all '0's will be transmitted. The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the break character (typically, the sync character in the LIN specification). Note that the data value written to the TXREG for the break character is ignored. The write simply serves the purpose of initiating the proper sequence. The TRMT bit indicates when the transmit operation is active or idle, just as it does during normal transmission. See Figure 19-9 for the timing of the break character sequence. #### 19.3.5.1 Break and Sync Transmit Sequence The following sequence will send a message frame header made up of a break, followed by an auto-baud sync byte. This sequence is typical of a LIN bus master. - 1. Configure the USART for the desired mode. - Set the TXEN and SENDB bits to setup the break character. - 3. Load the TXREG with a dummy character to initiate transmission (the value is ignored). - Write '55h' to TXREG to load the Sync character into the transmit FIFO buffer. - After the break has been sent, the SENDB bit is reset by hardware. The sync character now transmits in the Pre-Configured mode. When the TXREG becomes empty, as indicated by the TXIF, the next data byte can be written to TXREG. #### 19.3.6 RECEIVING A BREAK CHARACTER The enhanced USART module can receive a break character in two ways. The first method forces to configure the baud rate at a frequency of 9/13 the typical speed. This allows for the Stop bit transition to be at the correct sampling location (13 bits for break versus Start bit and 8 data bits for typical data). The second method uses the auto-wake-up feature described in **Section 19.3.4** "**Auto-Wake-up on SYNC BREAK Character**". By enabling this feature, the USART will sample the next two transitions on RX/DT, cause an RCIF interrupt, and receive the next data byte followed by another interrupt. Note that following a break character, the user will typically want to enable the auto-baud rate detect feature. For both methods, the user can set the ABD bit before placing the USART in its Sleep mode. #### 19.4 USART Synchronous Master Mode The Synchronous Master mode is entered by setting the CSRC bit (TXSTA<7>). In this mode, the data is transmitted in a half-duplex manner (i.e., transmission and reception do not occur at the same time). When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTA<4>). In addition, enable bit SPEN (RCSTA<7>) is set in order to configure the RC6/TX/CK/SS and RC7/RX/DT/SDO I/O pins to CK (clock) and DT (data) lines, respectively. The Master mode indicates that the processor transmits the master clock on the CK line. Clock polarity is selected with the SCKP bit (BAUDCTL<5>); setting SCKP sets the Idle state on CK as high, while clearing the bit, sets the Idle state low. This option is provided to support Microwire<sup>®</sup> devices with this module. # 19.4.1 USART SYNCHRONOUS MASTER TRANSMISSION The USART transmitter block diagram is shown in Figure 19-2. The heart of the transmitter is the Transmit (serial) Shift Register (TSR). The shift register obtains its data from the read/write transmit buffer register TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TCYCLE), the TXREG is empty and interrupt bit TXIF (PIR1<4>) is set. The interrupt can be enabled/disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set, regardless of the state of enable bit TXIE, and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. TRMT is a read-only bit, which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user must poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory, so it is not available to the To set up a Synchronous Master Transmission: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. - 3. If interrupts are desired, set enable bit TXIE. - 4. If 9-bit transmission is desired, set bit TX9. - 5. Enable the transmission by setting bit TXEN. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - Start transmission by loading data to the TXREG register. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. FIGURE 19-11: SYNCHRONOUS TRANSMISSION (THROUGH TXEN) TABLE 19-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|-----------|-----------------------------------------|-------------|--------|-----------|-----------|--------|--------|----------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | PIR1 | _ | ADIF | RCIF | TXIF | | CCP1IF | TMR2IF | TMR1IF | -000 -000 | -000 -000 | | PIE1 | _ | ADIE | RCIE | TXIE | _ | CCP1IE | TMR2IE | TMR1IE | -000 -000 | -000 -000 | | IPR1 | _ | ADIP | RCIP | TXIP | _ | CCP1IP | TMR2IP | TMR1IP | -000 -000 | -000 -000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | x00-0000 | 0000 -00x | | TXREG | USART Tra | ansmit Regis | ter | | | | | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | | BAUDCTL | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | -1-1 0-00 | -1-1 0-00 | | SPBRGH | Baud Rate | Baud Rate Generator Register, High Byte | | | | | | | 0000 0000 | 0000 0000 | | SPBRG | Baud Rate | Generator R | egister, Lo | · | 0000 0000 | 0000 0000 | | | | | **Legend:** x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for Synchronous Master Transmission. # 19.4.2 USART SYNCHRONOUS MASTER RECEPTION Once Synchronous mode is selected, reception is enabled by setting either the Single Receive Enable bit, SREN (RCSTA<5>), or the Continuous Receive Enable bit, CREN (RCSTA<4>). Data is sampled on the RC7/RX/DT/SDO pin on the falling edge of the clock. If enable bit SREN is set, only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set, then CREN takes precedence. To set up a Synchronous Master Reception: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. - Ensure bits CREN and SREN are clear. - 4. If interrupts are desired, set enable bit RCIE. - 5. If 9-bit reception is desired, set bit RX9. - 6. If a single reception is required, set bit SREN. For continuous reception, set bit CREN. - Interrupt flag bit RCIF will be set when reception is complete and an interrupt will be generated if the enable bit RCIE was set. - 8. Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing bit CREN. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set © 2003 Microchip Technology Inc. Preliminary DS39616B-page 239 TABLE 19-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|-----------|-----------------------------------------|--------------|--------|-----------|-----------|--------|--------|----------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | PIR1 | - | ADIF | RCIF | TXIF | _ | CCP1IF | TMR2IF | TMR1IF | -000 -000 | -000 -000 | | PIE1 | _ | ADIE | RCIE | TXIE | _ | CCP1IE | TMR2IE | TMR1IE | -000 -000 | -000 -000 | | IPR1 | - | ADIP | RCIP | TXIP | | CCP1IP | TMR2IP | TMR1IP | -111 -111 | -111 -111 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | RCREG | USART Re | ceive Registe | er | | | | | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | | BAUDCTL | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | -1-1 0-00 | -1-1 0-00 | | SPBRGH | Baud Rate | Baud Rate Generator Register, High Byte | | | | | | | 0000 0000 | 0000 0000 | | SPBRG | Baud Rate | Generator Re | egister, Low | | 0000 0000 | 0000 0000 | | | | | **Legend:** x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for Synchronous Master Reception. #### 19.5 USART Synchronous Slave Mode Synchronous Slave mode is entered by clearing bit CSRC (TXSTA<7>). This mode differs from the Synchronous Master mode in that the shift clock is supplied externally at the RC6/TX/CK/SS pin (instead of being supplied internally in Master mode). This allows the device to transfer or receive data while in any low-power mode. # 19.5.1 USART SYNCHRONOUS SLAVE TRANSMIT The operation of the Synchronous Master and Slave modes are identical, except in the case of the Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur: - The first word will immediately transfer to the TSR register and transmit. - b) The second word will remain in TXREG register. - c) Flag bit TXIF will not be set. - d) When the first word has been shifted out of TSR, the TXREG register will transfer the second word to the TSR and flag bit TXIF will now be set. - e) If enable bit TXIE is set, the interrupt will wake the chip from Sleep. If the global interrupt is enabled, the program will branch to the interrupt vector. To set up a Synchronous Slave Transmission: - Enable the synchronous slave serial port by setting bits SYNC and SPEN and clearing bit CSRC. - Clear bits CREN and SREN. - If interrupts are desired, set enable bit TXIE. - 4. If 9-bit transmission is desired, set bit TX9. - Enable the transmission by setting enable bit TXEN. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - Start transmission by loading data to the TXREG register. - 8. If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. TABLE 19-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|-------------|----------------------------------------|------------|--------|-----------|-----------|--------|--------|----------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INTOIE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | PIR1 | _ | ADIF | RCIF | TXIF | _ | CCP1IF | TMR2IF | TMR1IF | -000 -000 | -000 -000 | | PIE1 | _ | ADIE | RCIE | TXIE | _ | CCP1IE | TMR2IE | TMR1IE | -000 -000 | -000 -000 | | IPR1 | _ | ADIP | RCIP | TXIP | _ | CCP1IP | TMR2IP | TMR1IP | -000 -000 | -000 -000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | TXREG | USART Tran | nsmit Register | | | | | | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | | BAUDCTL | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | -1-1 0-00 | -1-1 0-00 | | SPBRGH | Baud Rate C | aud Rate Generator Register, High Byte | | | | | | | 0000 0000 | 0000 0000 | | SPBRG | Baud Rate G | Generator Reg | ister, Low | | 0000 0000 | 0000 0000 | | | | | Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for Synchronous Slave Transmission. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 241 # 19.5.2 USART SYNCHRONOUS SLAVE RECEPTION The operation of the Synchronous Master and Slave modes is identical, except in the case of Sleep, or any Idle mode and bit SREN, which is a "don't care" in Slave mode. If receive is enabled by setting the CREN bit prior to entering Sleep or any idle mode, then a word may be received while in this Low-Power mode. Once the word is received, the RSR register will transfer the data to the RCREG register; if the RCIE enable bit is set, the interrupt generated will wake the chip from Low-Power mode. If the global interrupt is enabled, the program will branch to the interrupt vector. To set up a Synchronous Slave Reception: - Enable the synchronous master serial port by setting bits SYNC and SPEN and clearing bit CSRC. - 2. If interrupts are desired, set enable bit RCIE. - 3. If 9-bit reception is desired, set bit RX9. - 4. To enable reception, set enable bit CREN. - Flag bit RCIF will be set when reception is complete. An interrupt will be generated if enable bit RCIE was set. - Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - 8. If any error occurred, clear the error by clearing bit CREN. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set TABLE 19-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|-------------|---------------------------------------|-------------|--------|-------|--------|--------|--------|----------------------|---------------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 0000 000u | | PIR1 | _ | ADIF | RCIF | TXIF | 1 | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | PIE1 | _ | ADIE | RCIE | TXIE | _ | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | IPR1 | _ | ADIP | RCIP | TXIP | | CCP1IP | TMR2IP | TMR1IP | -111 -111 | -111 -111 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | RCREG | USART Rec | eive Register | | | | | | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | | BAUDCTL | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | -1-1 0-00 | -1-1 0-00 | | SPBRGH | Baud Rate G | Senerator Reg | ister, High | Byte | | | | | 0000 0000 | 0000 0000 | | SPBRG | Baud Rate G | aud Rate Generator Register, Low Byte | | | | | | | 0000 0000 | 0000 0000 | Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for Synchronous Slave Reception. #### 20.0 10-BIT HIGH-SPEED ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE The high-speed Analog-to-Digital (A/D) Converter module allows conversion of an analog signal to a corresponding 10-bit digital number. The A/D module supports up to 5 input channels on PIC18F2X31 devices, and up to 9 channels on the PIC18F4X31 devices. This high-speed 10-bit A/D module offers the following features: - Up to 200K samples per second - Two sample and hold inputs for dual-channel simultaneous sampling - Selectable simultaneous or sequential sampling modes - · 4-word data buffer for A/D results - · Selectable data acquisition timing - Selectable A/D event trigger - · Operation in Sleep using internal oscillator These features lend themselves to many applications including motor control, sensor interfacing, data acquisition and process control. In many cases, these features will reduce the software overhead associated with standard A/D modules. The module has 9 registers: - A/D Result High Register (ADRESH) - A/D Result Low Register (ADRESL) - A/D Control Register 0 (ADCON0) - A/D Control Register 1 (ADCON1) - A/D Control Register 2 (ADCON2) - A/D Control Register 3 (ADCON3) - A/D Channel Select Register (ADCHS) - Analog I/O Select Register 0 (ANSEL0) - Analog I/O Select Register 1 (ANSEL1) #### REGISTER 20-1: ADCON0: A/D CONTROL REGISTER 0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|--------|--------|---------|-------| | _ | _ | ACONV | ACSCH | ACMOD1 | ACMOD0 | GO/DONE | ADON | | hit 7 | | | | | | | hit 0 | bit 7-6 Unimplemented: Read as '0' bit 5 ACONV: Auto-Conversion Continuous Loop or Single-shot Mode Select bit 1 = Continuous Loop mode Enabled 0 = Single-shot mode Enabled bit 4 ACSCH: Auto-Conversion Single or Multi-Channel mode bit 1 = Multi-Channel mode Enabled, Single Channel mode Disabled 0 = Single Channel mode Enabled, Multi-Channel mode Disabled bit 3-2 **ACMOD**: Auto-Conversion mode Sequence Select bits #### If ACSCH = 1: 00 =Sequential Mode1 (SEQM1). Two samples are taken in sequence: 1st sample: Group A 2nd sample: Group B 01 =Sequential Mode2 (SEQM2). Four samples are taken in sequence: 1st sample: Group A 2nd sample: Group B 3rd sample: Group C 4th sample: Group D 10 =Simultaneous Mode1 (STNM1). Two samples are taken simultaneously: 1st sample: Group A and Group B 11 =Simultaneous Mode2 (STNM2). Two samples are taken simultaneously: 1st sample: Group A and Group B 2nd sample: Group C and Group D #### If ACSCH = 0, Auto-Conversion Single Channel Sequence mode enabled: 00 =Single Ch Mode1 (SCM1). Group A is taken and converted 01 =Single Ch Mode2 (SCM2). Group B is taken and converted 10 =Single Ch Mode3 (SCM3). Group C is taken and converted 11 =Single Ch Mode4 (SCM4). Group D is taken and converted **Note:** Group A, B, C, D refer to the ADCHS register. #### bit 1 GO/DONE: A/D Conversion Status bit - 1 = A/D conversion cycle in progress. Setting this bit starts the A/D conversion cycle. If Auto-Conversion Single-shot mode is enabled (ACONV = 0), this bit is automatically cleared by hardware when the A/D conversion (single or multi-channel depending on ACMOD settings) has completed. If Auto-Conversion Continuous Loop mode is enabled (ACONV = 1), this bit remains set after the user/trigger has set it (continuous conversions). It may be cleared manually by the user to stop the conversions. - 0 = A/D conversion or multiple conversions completed/not in progress #### bit 0 ADON: A/D On bit 1 = A/D converter module is enabled (after brief power-up delay, starts continuous sampling) 0 = A/D converter module is disabled | Legend: | | | | |---------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented I | bit, read as '0' | | -n = Value at Reset | '1' = bit is set | '0' = bit is cleared | x = bit is unknown | #### ADCON1: A/D CONTROL REGISTER 1 REGISTER 20-2: | R/W-0 | R/W-0 | U-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | |-------|-------|-----|--------|-------|--------|--------|--------| | VCFG1 | VCFG0 | _ | FIFOEN | BFEMT | BFOVFL | ADPNT1 | ADPNT0 | | bit 7 | | | | | | | bit 0 | bit 0 #### bit 7-6 VCFG<1:0>: A/D VREF+ and A/D VREF- Source Selection bits - 00 = VREF+ = AVDD, VREF- = AVSS, (AN2 and AN3 are Analog inputs or Digital I/O) - 01 = VREF+ = External VREF+, VREF- = AVSS, (AN2 is an Analog input or Digital I/O) - 10 =VREF+ = AVDD, VREF- = External VREF-, (AN3 is an Analog input or Digital I/O) - 11 = VREF+ = External VREF-, VREF- = External VREF- #### bit 5 Unimplemented: Read as '0' #### FIFOEN: FIFO Buffer Enable bit bit 4 - 1 = FIFO is enabled - 0 = FIFO is disabled #### bit 3 **BFEMT**: Buffer Empty bit - 1 = FIFO is empty - 0 = FIFO is not empty (at least one of four locations has unread A/D result data) #### bit 2 **BFOVFL**: Buffer Overflow bit - 1 = A/D result has overwritten a buffer location that has unread data - 0 = A/D result has not overflowed #### bit 1-0 ADPNT<1:0>: Buffer Read Pointer Locations bits Designates the location to be read next. - 00 = Buffer address 0 - 01 = Buffer address 1 - 10 = Buffer address 2 - 11 = Buffer address 3 #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at Reset '1' = bit is set '0' = bit is cleared x = bit is unknown #### REGISTER 20-3: ADCON2 - A/D CONTROL REGISTER 2 | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | ADFM | ACQT3 | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | | bit 7 | | | | | | | bit 0 | bit 7 ADFM: A/D Result Format Select bit 1 = Right justified 0 = Left justified bit 6-3 ACQT<3:0>: A/D Acquisition Time Select bits 0000 = No Delay(1) (Conversion starts immediately when GO/DONE is set) 0001 = 2 TAD 0010 = 4 TAD 0011 = 6 TAD 0100 = 8 TAD 0101 = 10 TAD 0110 = 12 TAD 0111 = 16 TAD 1000 = 20 TAD1001 = 24 TAD 1010 = 28 TAD 1011 = 32 TAD 1100 = 36 TAD 1101 = 40 TAD 1110 = 48 TAD 1111 = 64 TAD bit 2-0 ADCS<2:0>: A/D Conversion Clock Select bits 000 = Fosc/2 001 = Fosc/8 010 = Fosc/32 $011 = FRC/4^{(2)}$ 100 = Fosc/4 101 = Fosc/16 110 = Fosc/64 111 = FRC (Internal A/D RC Oscillator) - **Note 1:** If the A/D clock source is selected as RC, a time of TcY is added before sampling/conversion starts. - **2:** Due to an increased frequency of the internal A/D RC oscillator, FRC/4 provides clock frequencies compatible with previous A/D modules. - 3: In sequential mode TACQ should be 12 TAD or greater. #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at Reset '1' = bit is set '0' = bit is cleared x = bit is unknown #### **ADCON3: A/D CONTROL REGISTER 3** REGISTER 20-4: | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|-----|-------|-------|-------|-------|-------| | ADRS1 | ADRS0 | _ | SSRC4 | SSRC3 | SSRC2 | SSRC1 | SSRC0 | | bit 7 | | | | | | | bit 0 | bit 0 bit 7-6 ADRS<1:0>: A/D Result Buffer Depth Interrupt Select Control bits for Continuous Loop mode The ADRS bits are ignored in Single-shot mode. 00 =Interrupt is generated when each word is written to the buffer 01 =Interrupt is generated when the 2nd & 4th words are written to the buffer 10 =Interrupt is generated when the 4th word is written to the buffer 11 =Unimplemented bit 5 Unimplemented: Read as '0' -n = Value at Reset bit 4:0 SSRCx<4:0>: A/D Trigger Source Select bits 00000 = All triggers disabled xxxx1 =External interrupt RC3/INT0 starts A/D sequence xxx1x =Timer5 starts A/D sequence xx1xx =Input Capture 1 (IC1) starts A/D sequence x1xxx =CCP2 compare match starts A/D sequence 1xxxx =Power Control PWM module rising edge starts A/D sequence '1' = bit is set Note 1: SSRCx<4:0> bits can be set such that any of the triggers will start conversion (e.g. SSRCx<4:0)> = 00101, will trigger the A/D conversion sequence when RC3/INT0 or Input Capture 1 event occurs). '0' = bit is cleared x = bit is unknown | Legend: | | | |------------------|------------------|------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | **Preliminary** © 2003 Microchip Technology Inc. DS39616B-page 247 #### REGISTER 20-5: ADCHS: A/D CHANNEL SELECT REGISTER | R/W-0 |--------|--------|--------|--------|--------|--------|--------|--------| | GDSEL1 | GDSEL0 | GBSEL1 | GBSEL0 | GCSEL1 | GCSEL0 | GASEL1 | GASEL0 | | bit 7 | | | | | | | bit 0 | #### bit 7-6 GDSEL1:GDSEL0: Group D Select bits S/H-2 positive input 00 **=AN3** 01 =AN7<sup>(1)</sup> 1x =Reserved #### bit 5-4 GBSEL1:GBSEL0: Group B Select bits S/H-2 positive input 00 **=AN1** 01 =AN5<sup>(1)</sup> 1x =Reserved #### bit 3-2 GCSEL1:GCSEL0: Group C Select bits S/H-1 positive input 00 **=AN2** $01 = AN6^{(1)}$ 1x =Reserved #### bit 1-0 GASEL1:GASEL0: Group A Select bits S/H-1 positive input 00 **=AN0** 01 **=AN4** 10 =AN8<sup>(1)</sup> 11 =Reserved Note 1: AN5 through AN8 are available only in PIC18F4X31 devices. #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at Reset '1' = bit is set '0' = bit is cleared x = bit is unknown #### REGISTER 20-6: ANSELO: ANALOG SELECT REGISTER 0<sup>(1)</sup> | R/W-1 |---------------------|---------------------|---------------------|-------|-------|-------|-------|-------| | ANS7 <sup>(2)</sup> | ANS6 <sup>(2)</sup> | ANS5 <sup>(2)</sup> | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | | bit 7 | | | | | | | bit 0 | bit 7-0 ANS<7:0>: Analog Input Function Select bits Correspond to pins AN<7:0> - 1 = Analog Input - 0 = Digital I/O - **Note 1:** Setting a pin to an analog input disables the digital input buffer. The corresponding TRIS bit should be set for an input and cleared for an output (analog or digital). The ANSx bits directly correspond to the ANx pins (e.g., ANS0 = AN0, ANS1 = AN1, etc.) Unused ANSx bits are to be read as '0'. - 2: ANS7 through ANS5 are available only on PIC18F4X31 devices. | Legend: | | | |---------------------|------------------|-----------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | -n = Value at Reset | '1' = bit is set | '0' = bit is cleared x = bit is unknown | #### REGISTER 20-7: ANSEL1: ANALOG SELECT REGISTER 1(1) | U-0 R/W-1 | |--------|-----|-----|-----|-----|-----|-----|---------------------| | _ | _ | _ | _ | _ | _ | - | ANS8 <sup>(2)</sup> | | bit 15 | | | • | • | | | bit 8 | bit 15-9 Unimplemented: Read as '0' bit 8 ANS8: Analog Input Function Select bit - 1 = Analog Input 0 = Digital I/O - Note 1: Setting a pin to an analog input disables the digital input buffer. The corresponding TRIS bit should be set for an input and cleared for an output (analog or digital). The ANSx bits directly correspond to the ANx pins (e.g., ANS8 = AN8, ANS9 = AN9, etc.) Unused ANSx bits are to be read as '0'. - 2: ANS8 is available only on PIC18F4X31 devices. | Legend: | | | |---------------------|------------------|-------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | -n = Value at Reset | '1' = bit is set | '0' = bit is cleared $x = bit$ is unknown | The A/D channels are grouped into four sets of 2 or 3 channels. For the PIC18F2X31 devices, AN0 and AN4 are in Group A, AN1 is in Group B, AN2 is in Group C and AN3 is in Group D. For the PIC18F4X31 devices, ANO, AN4 and AN8 are in Group A, AN1 and AN5 are in Group B, AN2 and AN6 are in Group C and AN3 and AN7 are in Group D. The selected channel in each group is selected by configuring the A/D Channel Select Register, ADCHS. The analog voltage reference is software selectable to either the device's positive and negative analog supply voltage (AVDD and AVSS), or the voltage level on the RA3/AN3/VREF+/CAP2/QEA and RA2/AN2/VREF-/ CAP1/INDX, or some combination of supply and external sources. Register ADCON1 controls the voltage reference settings. The A/D converter has a unique feature of being able to operate while the device is in Sleep mode. To operate in Sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator. A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off and any conversion in progress is aborted. Each port pin associated with the A/D converter can individually be configured as an analog input or digital I/O using the ANSEL0 and ANSEL1 registers. The ADRESH and ADRESL registers contain the value in the result buffer pointed to by ADPNT<1:0> (ADCON1<1:0>). The result buffer is a 4-deep circular buffer that has an empty status bit, BEMT (ADCON1<3>), and an overflow status bit, BOVFL (ADCON1<2>). **FIGURE 20-1:** A/D BLOCK DIAGRAM ### 20.1 Configuring the A/D Converter The A/D converter has two types of conversion, two modes of operation and eight different sequencing modes. These features are controlled by the ACONV bit (ADCON0<5>), ACSH bit (ADCON0<4>) and ACMOD<1:0> bits (ADCON0<3:2>). In addition, the A/D channels are divided into four groups as defined in the ADCHS register. Table 20-1 shows the sequence configurations as controlled by ACSCH and ACMOD<1:0>. TABLE 20-1: AUTO-CONVERSION SEQUENCE CONFIGURATIONS | Mode | ACSCH | ACMOD | Description | |----------------------------------|-------|-------|-------------------------------------------------| | Multi-Channel Sequential Mode1 | 1 | 0.0 | Group A and B are sampled and converted | | (SEQM1) | | | sequentially | | Multi-Channel Sequential Mode2 | 1 | 01 | Group A, B, C and D are sampled and converted | | (SEQM2) | | | sequentially | | Multi-Channel Simultaneous Mode1 | 1 | 10 | Group A and B are sampled simultaneously and | | (STNM1) | | | converted sequentially | | Multi-Channel Simultaneous Mode2 | 1 | 11 | Group A and B are sampled simultaneously, then | | (STNM2) | | | converted sequentially. Then, Group C and D are | | | | | sampled simultaneously, then converted | | | | | sequentially. | | Single Channel Mode1 (SCM1) | 0 | 00 | Group A is sampled and converted | | Single Channel Mode2 (SCM2) | 0 | 01 | Group B is sampled and converted | | Single Channel Mode3 (SCM3) | 0 | 10 | Group C is sampled and converted | | Single Channel Mode4 (SCM4) | 0 | 11 | Group D is sampled and converted | ### 20.1.1 CONVERSION TYPE Two types of conversions exist in the high-speed 10-bit A/D converter module that are selected using the ACONV bit. Single-shot mode allows a single conversion or sequence to be when ACONV = '0'. At the end of the sequence, the GO/DONE bit will be automatically cleared and the interrupt flag, ADIF, will be set. When using Single-shot mode and configured for Simultaneous mode, STNM2, acquisition time must be used to ensure proper conversion of the analog input signals. Continuous Loop mode allows the defined sequence to be executed in a continuous loop when ACONV = '1'. In this mode, either the user can trigger the start of conversion by setting the GO/DONE bit or one of the A/D triggers can start the conversion. The interrupt flag ADIF is set based on the configuration of the bits ADRS<1:0> (ADCON3<7:6>). In simultaneous modes, STNM1 and STNM2, acquisition time must be configured to ensure proper conversion of the analog input signals. ### 20.1.2 CONVERSION MODE The ACSCH bit (ADCON0<4>) controls how many channels are used in the configured sequence. When clear, the A/D is configured for single channel conversion and will convert the group selected by ACMOD<1:0> and channel selected by GxSEL<1:0> (ADCHS). When ACSCH = '1', the A/D is configured for multiple channel conversion and the sequence is defined by ACMOD<1:0>. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 251 #### 20.1.3 CONVERSION SEQUENCING The ACMOD<1:0> bits control the sequencing of the A/D conversions. When ACSCH = 0, the A/D is configured to sample and convert a single channel. The ACMOD bits select which group to perform the conversions and the GxSEL<1:0> bits select which channel in the group is to be converted. If Single-shot mode is enabled, the A/D interrupt flag will be set after the channel is converted. If Continuous Loop mode is enabled, the A/D interrupt flag will be set according to the ADRS<1:0> bits. When ACSHC = 1, multiple channel sequencing is enabled and two sub-modes can be selected. The first mode is Sequential mode with two settings. The first setting is called SEQM1 and first samples and converts the selected Group A channel and then samples and converts the selected Group B channel. The second mode is called SEQM2, and it samples and converts a Group A channel, Group B channel, Group C channel and finally a Group D channel. The second multiple channel sequencing sub-mode is Simultaneous Sampling mode. In this mode, there are also two settings. The first setting is called STNM1 and uses the two sample and hold circuits on the A/D module. The selected Group A and B channels are simultaneously sampled and then the Group A channel is converted followed by the conversion of the Group B channel. The second setting is called STNM2 and starts the same as STNM1 but follows it with a simultaneous sample of Group C and D channels. The A/D module will then convert the Group C channel followed by the Group D channel. #### 20.1.4 TRIGGERING A/D CONVERSIONS The PIC18F2331/2431/4331/4431 devices are capable of triggering conversions from many different sources. The same method used by all other microcontrollers of setting the GO/DONE bit still works. The other trigger sources are: - RC3/INT0 pin - Timer5 Overflow - Input Capture 1 (IC1) - CCP2 Compare Match - Power Control PWM rising edge These triggers are enabled using the SSRC<4:0> bits (ADCON3<4:0>). Any combination of the five sources can trigger a conversion by simply setting the corresponding bit in ADCON3. When the trigger occurs, the GO/DONE bit is automatically set by the hardware and then cleared once the conversion completes. ## 20.1.5 A/D MODULE INITIALIZATION STEPS The following steps should be followed to initialize the A/D module: - Configure the A/D module: - a) Configure analog pins, voltage reference and digital I/O - b) Select A/D input channels - Select A/D Auto-conversion mode (Single-shot or Continuous Loop) - d) Select A/D conversion clock - e) Select A/D conversion trigger - 2. Configure A/D interrupt (if required): - a) Set GIE bit - b) Set PEIE bit - c) Set ADIE bit - d) Clear ADIF bit - e) Select A/D trigger setting - f) Select A/D interrupt priority - 3. Turn On ADC: - a) Set ADON bit in ADCON0 register - Wait the required power-up setup time, about 5-10 µs - 4. Start sample/conversion sequence: - a) Sample for a minimum of 2TAD and start conversion by setting the GO/DONE bit. The GO/DONE bit is set by the user in software or by the module if initiated by a trigger. - b) If TACQ is assigned a value (multiple of TAD), then setting the GO/DONE bit starts a sample period of the TACQ value, then starts a conversion. - Wait for A/D conversion/conversions to complete using one of the following options: - a) Poll for the GO/DONE bit to be cleared if in Single-shot mode. - Wait for the A/D interrupt flag (ADIF) to be set. - Poll for the BFEMT bit to be cleared to signify that at least the first conversion has completed. - Read A/D results, clear ADIF flag, reconfigure trigger. #### 20.2 A/D Result Buffer The A/D module has a 4-level result buffer with an address range of 0 to 3, enabled by setting the FIFOEN bit in the ADCON1 register. This buffer is implemented in a circular fashion where the A/D result is stored in one location and the address is incremented. If the address is greater than 3, the pointer is wrapped back around to 0. The result buffer has a buffer empty flag, BEMT, indicating when any data is in the buffer. It also has an overflow flag, BOVFL, which indicates when a new sample has overwritten a location that was not previously read. Associated with the buffer is a pointer to the address for the next read operation. The ADPNT<1:0> bits configure the address for the next read operation. These bits are read-only. The Result Buffer also has a configurable interrupt trigger level that is configured by the ADRS<1:0> bits. The user has three selections: interrupt flag set on every write to the buffer, interrupt on every second write to the buffer, or interrupt on every fourth write to the buffer. ADPNT<1:0> is reset to '00' every time a conversion sequence is started (either by setting the GO/DONE bit, or on a trigger). **Note:** When right justified, reading ADRESL increments ADPNT. When left justified, reading ADRESH increments ADPNT. ### 20.3 A/D Acquisition Requirements For the A/D converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 20-2. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 2.5 k $\Omega$ . After the analog input channel is selected (changed), the channel must be sampled for at least the minimum acquisition time before starting a conversion. **Note:** When the conversion is started, the holding capacitor is disconnected from the input pin. To calculate the minimum acquisition time, Equation 20-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution. Example 20-1 shows the calculation of the minimum required acquisition time TACQ. In this case, the converter module is fully powered up at the outset and therefore the amplifier settling time, TAMP, is negligible. This calculation is based on the following application system assumptions: $\begin{array}{lll} \text{CHOLD} & = & 9 \, \text{pF} \\ \text{Rs} & = & 100 \, \Omega \\ \text{Conversion Error} & \leq & 1/2 \, \text{LSb} \end{array}$ VDD = $5V \rightarrow Rss = 6 \text{ k}\Omega$ Temperature = $50^{\circ}\text{C}$ (system max.) VHOLD = 0V @ time = 0 ### **EQUATION 20-1: ACQUISITION TIME** TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient = TAMP + TC + TCOFF #### EQUATION 20-2: MINIMUM A/D HOLDING CAPACITOR CHARGING TIME ``` Vhold = (V_{REF} - (V_{REF}/2048)) \cdot (1 - e^{(-T_C/C_{HOLD}(R_{IC} + R_{SS} + R_S))}) or TC = -(C_{HOLD})(R_{IC} + R_{SS} + R_S) \ln(1/2048) ``` #### EXAMPLE 20-1: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME TACO = TAMP + TC + TCOFF TAMP = negligible TCOFF = $(Temp - 25^{\circ}C)(0.005 \,\mu s/^{\circ}C)$ $(50^{\circ}\text{C} - 25^{\circ}\text{C})(0.005 \,\mu\text{s}/^{\circ}\text{C}) = .13 \,\mu\text{s}$ Temperature coefficient is only required for temperatures > 25 °C. Below 25 °C, TCOFF = 0 $\mu$ s. TC - (CHOLD) (RIC + RSS + RS) $ln(1/2047) \mu s$ $-(9 \text{ pF}) (1 \text{ k}\Omega + 6 \text{ k}\Omega + 100 \Omega) \ln(0.0004883) \,\mu\text{s} = .49 \,\mu\text{s} + .13 \,\mu\text{s} = .62 \,\mu\text{s}$ TACQ = $0 + .62 \mu s + .13 \mu s = .75 \mu s$ Note: If the converter module has been in Sleep mode, TAMP is 2.0 µs from the time the part exits Sleep mode. ### FIGURE 20-2: ANALOG INPUT MODEL ### 20.4 A/D Voltage References If external voltage references are used instead of the internal AVDD and AVSS sources, the source impedance of the VREF+ and VREF- voltage sources must be considered. During acquisition, currents supplied by these sources are insignificant. However, during conversion, the A/D module sinks and sources current through the reference sources. In order to maintain the A/D accuracy, the voltage reference source impedances should be kept low to reduce voltage changes. These voltage changes occur as reference currents flow through the reference source impedance. Note: When using external references, the source impedance of the external voltage references must be less than $75\Omega$ in order to achieve the specified ADC resolution. A higher reference source impedance will increase the ADC offset and gain errors. Resistive voltage dividers will not provide a low enough source impedance. To ensure the best possible ADC performance, external VREF inputs should be buffered with an op-amp or other low impedance circuit. ## 20.5 Selecting and Configuring Automatic Acquisition Time The ADCON2 register allows the user to select an acquisition time that occurs each time an A/D conversion is triggered. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and the start of conversion. This occurs when the ACQT3:ACQT0 bits (ADCON2<6:3>) remain in their Reset state ('0000'). If desired, the ACQT bits can be set to select a programmable acquisition time for the A/D module. When triggered, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there may be no need to wait for an acquisition time between selecting a channel and triggering the A/D. If an acquisition time is programmed, there is nothing to indicate if the acquisition time has ended, or if the conversion has begun. ## 20.6 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires 12 TAD per 10-bit conversion. The source of the A/D conversion clock is software selectable. There are eight possible options for TAD: - 2 Tosc - 4 Tosc - 8 Tosc - 16 Tosc - 32 Tosc - 64 Tosc - Internal RC Oscillator - Internal RC Oscillator/4 For correct A/D conversions, the A/D conversion clock (TAD) must be as short as possible, but greater than the minimum TAD (approximately 416 $\mu$ s, see parameter 130 for more information). Table 20-2 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected. TABLE 20-2: TAD vs. DEVICE OPERATING FREQUENCIES | AD Clock S | ource (TAD) | Maximum Device Frequency | | | | | |---------------------|-------------|--------------------------|----------------------------|--|--|--| | Operation | ADCS2:ADCS0 | PIC18FXX31 | PIC18LFXX31 <sup>(4)</sup> | | | | | 2 Tosc | 000 | 4.8 MHz | 666 kHz | | | | | 4 Tosc | 100 | 9.6 MHz | 1.33 MHz | | | | | 8 Tosc | 001 | 19.2 MHz | 2.66 MHz | | | | | 16 Tosc | 101 | 38.4 MHz | 5.33 MHz | | | | | 32 Tosc | 010 | 40.0 MHz | 10.65 MHz | | | | | 64 Tosc | 110 | 40.0 MHz | 21.33 MHz | | | | | RC/4 <sup>(3)</sup> | 011 | 1.00 MHz <sup>(1)</sup> | 1.00 MHz <sup>(2)</sup> | | | | | RC <sup>(3)</sup> | 111 | 4.0 MHz <sup>(2)</sup> | 4.0 MHz <sup>(2)</sup> | | | | - Note 1: The RC source has a typical TAD time of 2-6 $\mu$ s. - 2: The RC source has a typical TAD time of $0.5-1.5 \mu s$ . - **3:** For device frequencies above 1 MHz, the device must be in Sleep for the entire conversion or the A/D accuracy may be out of specification, unless in Single-shot mode. - 4: Low-power devices only. ## 20.7 Operation in Power-Managed Modes The selection of the automatic acquisition time and A/D conversion clock is determined in part by the clock source and frequency while in a power-managed mode. If the A/D is expected to operate while the device is in a power-managed mode, the ACQT3:ACQT0 and ADCS2:ADCS0 bits in ADCON2 should be updated in accordance with the power-managed mode clock that will be used. After the power-managed mode is entered (either of the power-managed run modes), an A/D acquisition or conversion may be started. Once an acquisition or conversion is started, the device should continue to be clocked by the same power-managed mode clock source until the conversion has been completed. If desired, the device may be placed into the conversion If the power-managed mode clock frequency is less than 1 MHz, the A/D RC clock source should be selected. Operation in Sleep mode requires the A/D RC clock to be selected. If bits ACQT3:ACQT0 are set to '0000', and a conversion is started, the conversion will be delayed one instruction cycle to allow execution of the SLEEP instruction and entry to Sleep mode. The IDLEN and SCS bits in the OSCCON register must have already been cleared prior to starting the conversion. Note: The A/D can operate in Sleep mode only when configured for Single-shot operation. If the part is in Sleep mode, and it is possible for a source other than the A/D module to wake the part, the user must poll ADCON<GO/DONE> to ensure it is clear before reading the result. ### 20.8 Configuring Analog Port Pins The ANSEL0, ANSEL1, TRISA and TRISE registers all configure the A/D port pins. The port pins needed as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the ANSEL0, ANSEL1 and the TRIS bits. - Note 1: When reading the Port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs will convert an analog input. Analog levels on a digitally configured input will be accurately converted. - 2: Analog levels on any pin defined as a digital input may cause the digital input buffer to consume current out of the device's specification limits. #### 20.9 A/D Conversions Figure 20-3 shows the operation of the A/D converter after the GO bit has been set and the ACQT2:ACQT0 bits are cleared. A conversion is started after the following instruction to allow entry into Sleep mode before the conversion begins. The internal A/D RC oscillator must be selected to perform a conversion in Sleep. Figure 20-4 shows the operation of the A/D converter after the GO bit has been set and the ACQT3:ACQT0 bits are set to '010', and selecting a 4 TAD acquisition time before the conversion starts. Clearing the GO/DONE bit during a conversion will abort the current conversion. The resulting buffer location will contain the partially completed A/D conversion sample. This will not set the ADIF flag, therefore, the user must read the buffer location before a conversion sequence overwrites it. After the A/D conversion is completed or aborted, a 2 TAD wait is required before the next acquisition can be started. After this wait, acquisition on the selected channel is automatically started. **Note:** The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D. ### FIGURE 20-3: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 000, TACQ = 0) ### FIGURE 20-4: A/D CONVERSION TAD CYCLES (ACQT<3:0> = 0010, TACQ = 4 TAD) © 2003 Microchip Technology Inc. Preliminary DS39616B-page 257 #### 20.9.1 A/D RESULT REGISTER The ADRESH:ADRESL register pair is the location where the 10-bit A/D result is loaded at the completion of the A/D conversion. This register pair is 16-bits wide. The A/D module gives the flexibility to left- or right-justify the 10-bit result in the 16-bit result register. The A/D Format Select bit (ADFM) controls this justification. Figure 20-5 shows the operation of the A/D result justification. The extra bits are loaded with '0's. When an A/D result will not overwrite these locations (A/D disable), these registers may be used as two general purpose 8-bit registers. ### FIGURE 20-5: A/D RESULT JUSTIFICATION ### **EQUATION 20-3: CONVERSION TIME FOR MULTICHANNEL MODES** #### Sequential Mode: $T = (TACQ)_A + (TCON)_A + [(TACQ)_B - 12TAD] + (TCON)_B + [(TACQ)_C - 12TAD] + (TCON)_C + [(TACQ)_D [($ ### Simultaneous Mode: $T = TACQ + (TCON)_A + (TCON)_B + TACQ + (TCON)_C + (TCON)_D$ TABLE 20-3: SUMMARY OF A/D REGISTERS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |----------------------|------------------------------------|---------------------|---------------------|--------------|--------------------|----------------------|--------------|--------------------------|----------------------|---------------------------------| | INTCON | GIE/<br>GIEH | PEIE/<br>GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 0000 | 0000 0000 | | PIR1 | PSPIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | PIE1 | PSPIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | IPR1 | PSPIP | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 1111 1111 | 1111 1111 | | PIR2 | OSCFIF | CMIF | _ | EEIF | BCLIF | LVDIF | TMR3IF | CCP2IF | 00-0 0000 | 00-0 0000 | | PIE2 | OSCFIE | CMIE | _ | EEIE | BCLIE | LVDIE | TMR3IE | CCP2IE | 00-0 0000 | 00-0 0000 | | IPR2 | OSCFIP CMIP — EEIP BCLIP LVDIP TMR | | | | | | TMR3IP | CCP2IP | 11-1 1111 | 11-1 1111 | | ADRESH | A/D Result | Register Hi | Register High Byte | | | | | | xxxx xxxx | uuuu uuuu | | ADRESL | A/D Result | Register Lo | w Byte | | | | | | xxxx xxxx | uuuu uuuu | | ADCON0 | _ | _ | ACONV | ACMOD1 | ACMOD0 | CHS0 | GO/DONE | ADON | 00-1 0000 | 00-1 0000 | | ADCON1 | VCFG1 | VCFG0 | _ | FIFOEN | BFEMT | BFOVFL | ADPNT1 | ADPNT0 | 00 qqqq | 00 qqqq | | ADCON2 | ADFM | ACQT3 | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | 0-00 0000 | 0-00 0000 | | ADCON3 | ADRS1 | ADRS0 | _ | SSRC4 | SSRC3 | SSRC2 | SSRC1 | SSRC0 | 00-0 0000 | 00-0 0000 | | ADCHS | GDSEL1 | GDSEL0 | GBSEL1 | GBSEL0 | GCSEL1 | GCSEL0 | GASEL1 | GASEL0 | 0000 0000 | 0000 0000 | | ANSEL0 | ANS7 <sup>(6)</sup> | ANS6 <sup>(6)</sup> | ANS5 <sup>(6)</sup> | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 1111 1111 | | ANSEL1 | _ | _ | _ | _ | _ | _ | _ | ANS8 <sup>(5)</sup> | 1 | 1 | | PORTA | RA7 <sup>(4)</sup> | RA6 <sup>(4)</sup> | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 0x 0000 | 0u 0000 | | TRISA | TRISA7 <sup>(4)</sup> | TRISA6(4) | Data Direc | tion Control | Register fo | r PORTA | ı | 1 | 11 1111 | 11 1111 | | PORTE <sup>(2)</sup> | _ | _ | _ | _ | RE3 <sup>(1)</sup> | Read POF | RTE Pins, Wi | rite Late <sup>(4)</sup> | xxxx | uuuu | | TRISE <sup>(3)</sup> | IBF | OBE | IBOV | PSPMODE | _ | PORTE Data Direction | | | | 0000 -111 | | LATE <sup>(3)</sup> | _ | _ | _ | _ | PORTE O | utput Data | Latch | | xxx | uuu | $\begin{tabular}{ll} \textbf{Legend:} & $x = unknown, u = unchanged, -= unimplemented, read as `0', q = value depends on condition. \\ & Shaded cells are not used for A/D conversion. \\ \end{tabular}$ Note 1: RE3 port bit is available only as an input pin when MCLRE bit in configuration register is '0'. - 2: This register is not implemented on PIC18F2X31 devices. - 3: These bits are not implemented on PIC18F2X31 devices. - 4: These pins may be configured as port pins depending on the Oscillator mode selected. - 5: ANS5 through ANS8 are available only on the PIC18F4X31 devices. - 6: Not available on 28-pin devices. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 259 NOTES: ### 21.0 LOW-VOLTAGE DETECT In many applications, the ability to determine if the device voltage (VDD) is below a specified voltage level is a desirable feature. A window of operation for the application can be created, where the application software can do "housekeeping tasks" before the device voltage exits the valid operating range. This can be done using the Low-Voltage Detect module (LVD). This module is a software programmable circuitry, where a device voltage trip point can be specified. When the voltage of the device becomes lower then the specified point, an interrupt flag is set. If the interrupt is enabled, the program execution will branch to the interrupt vector address and the software can then respond to that interrupt source. The Low-Voltage Detect circuitry is completely under software control. This allows the circuitry to be turned off by the software, which minimizes the current consumption for the device. Figure 21-1 shows a possible application voltage curve (typically for batteries). Over time, the device voltage decreases. When the device voltage equals voltage VA, the LVD logic generates an interrupt. This occurs at time TA. The application software then has the time, until the device voltage is no longer in valid operating range, to shut down the system. Voltage point VB is the minimum valid operating voltage specification. This occurs at time TB. The difference TB - TA is the total time for shutdown. The block diagram for the LVD module is shown in Figure 21-2. A comparator uses an internally generated reference voltage as the set point. When the selected tap output of the device voltage crosses the set point (is lower than), the LVDIF bit is set. Each node in the resistor divider represents a "trip point" voltage. The "trip point" voltage is the minimum supply voltage level at which the device can operate before the LVD module asserts an interrupt. When the supply voltage is equal to the trip point, the voltage tapped off of the resistor array is equal to the 1.2V internal reference voltage generated by the voltage reference module. The comparator then generates an interrupt signal setting the LVDIF bit. This voltage is software programmable to any one of 16 values (see Figure 21-2). The trip point is selected by programming the LVDL3:LVDL0 bits (LVDCON<3:0>). © 2003 Microchip Technology Inc. Preliminary DS39616B-page 261 FIGURE 21-2: LOW-VOLTAGE DETECT (LVD) BLOCK DIAGRAM The LVD module has an additional feature that allows the user to supply the sense voltage to the module from an external source. This mode is enabled when bits LVDL3:LVDL0 are set to '1111'. In this state, the comparator input is multiplexed from the external input pin, LVDIN (Figure 21-3). This gives users flexibility, because it allows them to configure the low-voltage detect interrupt to occur at any voltage in the valid operating range. FIGURE 21-3: LOW-VOLTAGE DETECT (LVD) WITH EXTERNAL INPUT BLOCK DIAGRAM #### 21.1 **Control Register** The Low-Voltage Detect Control register controls the operation of the Low-Voltage Detect circuitry. #### REGISTER 21-1: LVDCON REGISTER | U-0 | U-0 | R-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-1 | |-------|-----|-------|-------|-------|-------|-------|-------| | _ | _ | IRVST | LVDEN | LVDL3 | LVDL2 | LVDL1 | LVDL0 | | bit 7 | | | | | | | bit 0 | ### bit 7-6 Unimplemented: Read as '0' - bit 5 IRVST: Internal Reference Voltage Stable Flag bit - 1 = Indicates that the Low-Voltage Detect logic will generate the interrupt flag at the specified voltage range - 0 = Indicates that the Low-Voltage Detect logic will not generate the interrupt flag at the specified voltage range and the LVD interrupt should not be enabled - bit 4 LVDEN: Low-Voltage Detect Power Enable bit - 1 = Enables LVD, powers up LVD circuit - 0 = Disables LVD, powers down LVD circuit - bit 3-0 LVDL3:LVDL0: Low-Voltage Detection Limit bits - 1111 = External analog input is used (input comes from the LVDIN pin) - 1110 = 4.23V 4.96V - 1101 = 3.93V 4.62V - 1100 = 3.75V 4.40V - 1011 = 3.56V 4.18V - 1010 = 3.38V 3.96V - 1001 = 3.29V 3.86V - 1000 = 3.09V 3.63V - 0111 = 2.82V 3.31V - 0110 = 2.64V 3.10V0101 = 2.55V - 2.99V - 0100 = 2.35V 2.76V - 0011 = 2.26V 2.65V - 0010 = 2.08V 2.44V - 0001 = Reserved - 0000 = Reserved Note: LVDL3:LVDL0 modes which result in a trip point below the valid operating voltage of the device are not tested. | Legend: | | | | |--------------------|------------------|-------------------------------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | | ### 21.2 Operation Depending on the power source for the device voltage, the voltage normally decreases relatively slowly. This means that the LVD module does not need to be constantly operating. To decrease the current requirements, the LVD circuitry only needs to be enabled for short periods, where the voltage is checked. After doing the check, the LVD module may be disabled. Each time that the LVD module is enabled, the circuitry requires some time to stabilize. After the circuitry has stabilized, all status flags may be cleared. The module will then indicate the proper state of the system. The following steps are needed to set up the LVD module: - Write the value to the LVDL3:LVDL0 bits (LVDCON register), which selects the desired LVD Trip Point. - Ensure that LVD interrupts are disabled (the LVDIE bit is cleared or the GIE bit is cleared). - Enable the LVD module (set the LVDEN bit in the LVDCON register). - Wait for the LVD module to stabilize (the IRVST bit to become set). - 5. Clear the LVD interrupt flag, which may have falsely become set until the LVD module has stabilized (clear the LVDIF bit). - Enable the LVD interrupt (set the LVDIE and the GIE bits). Figure 21-4 shows typical waveforms that the LVD module may be used to detect. FIGURE 21-4: LOW-VOLTAGE DETECT WAVEFORMS ### 21.2.1 REFERENCE VOLTAGE SET POINT The internal reference voltage of the LVD module may be used by other internal circuitry (the Programmable Brown-out Reset). If these circuits are disabled (lower current consumption), the reference voltage circuit requires a time to become stable before a low-voltage condition can be reliably detected. This time is invariant of system clock speed. This start-up time is specified in electrical specification parameter 36. The low-voltage interrupt flag will not be enabled until a stable reference voltage is reached. Refer to the waveform in Figure 21-4. ### 21.2.2 CURRENT CONSUMPTION When the module is enabled, the LVD comparator and voltage divider are enabled and will consume static current. The voltage divider can be tapped from multiple places in the resistor array. Total current consumption, when enabled, is specified in electrical specification parameter #D022B. ### 21.3 Operation During Sleep When enabled, the LVD circuitry continues to operate during Sleep. If the device voltage crosses the trip point, the LVDIF bit will be set and the device will wake-up from Sleep. Device execution will continue from the interrupt vector address if interrupts have been globally enabled. #### 21.4 Effects of a Reset A device Reset forces all registers to their Reset state. This forces the LVD module to be turned off. NOTES: ## 22.0 SPECIAL FEATURES OF THE CPU PIC18F2331/2431/4331/4431 devices include several features intended to maximize system reliability and minimize cost through elimination of external components. These are: - · Oscillator Selection - · Resets: - Power-on Reset (POR) - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - Brown-out Reset (BOR) - Interrupts - Watchdog Timer (WDT) - · Fail-Safe Clock Monitor - Two-Speed Start-up - · Code Protection - ID Locations - In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) The oscillator can be configured for the application depending on frequency, power, accuracy and cost. All of the options are discussed in detail in **Section 2.0** "Oscillator Configurations". A complete discussion of device Resets and interrupts is available in previous sections of this data sheet. In addition to their Power-up and Oscillator start-up timers provided for Resets, PIC18F2331/2431/4331/4431 devices have a Watchdog Timer, which is either permanently enabled via the configuration bits, or software controlled (if configured as disabled). The inclusion of an internal RC oscillator also provides the additional benefits of a Fail-Safe Clock Monitor (FSCM) and Two-Speed Start-up. FSCM provides for background monitoring of the peripheral clock and automatic switchover in the event of its failure. Two-Speed Start-up enables code to be executed almost immediately on start-up, while the primary clock source completes its start-up delays. All of these features are enabled and configured by setting the appropriate configuration register bits. ### 22.1 Configuration Bits The configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped starting at program memory location 300000h. The user will note that address 300000h is beyond the user program memory space. In fact, it belongs to the configuration memory space (300000h-3FFFFFh), which can only be accessed using table reads and table writes. Programming the configuration registers is done in a manner similar to programming the Flash memory. The EECON1 register WR bit starts a self-timed write to the Configuration register. In normal Operation mode, a TBLWT instruction with the TBLPTR pointing to the Configuration register sets up the address and the data for the configuration register write. Setting the WR bit starts a long write to the Configuration register. The configuration registers are written a byte at a time. To write or erase a configuration cell, a TBLWT instruction can write a '1' or a '0' into the cell. For additional details on Flash programming, refer to Section 6.5 "Writing to Flash Program Memory". TABLE 22-1: CONFIGURATION BITS AND DEVICE IDS | File | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default/<br>Unprogrammed<br>Value | |---------|-----------------------|-------|-------|---------|---------|--------|--------|-------|--------|-----------------------------------| | 300000h | CONFIG1L | 1 | | - | I | | | 1 | _ | | | 300001h | CONFIG1H | IESO | FCMEN | 1 | 1 | FOSC3 | FOSC2 | FOSC1 | FOSC0 | 11 1111 | | 300002h | CONFIG2L | _ | _ | _ | _ | BORV1 | BORV0 | BOREN | PWRTEN | 1111 | | 300003h | CONFIG2H | _ | - | WINEN | WDPS3 | WDPS2 | WDPS1 | WDPS0 | WDTEN | 1 1111 | | 300004h | CONFIG3L | _ | 1 | T1OSCMX | HPOL | LPOL | PWMPIN | - | _ | 11 11 | | 300005h | CONFIG3H | MCLRE | _ | _ | EXCLKMX | PWM4MX | SSPMX | - | FLTAMX | 11 1-11 | | 300006h | CONFIG4L | DEBUG | _ | _ | _ | _ | LVP | _ | STVREN | 11-1 | | 300007h | CONFIG4H | _ | _ | _ | _ | _ | _ | _ | _ | | | 300008h | CONFIG5L | _ | _ | _ | - | CP3 | CP2 | CP1 | CP0 | 1111 | | 300009h | CONFIG5H | CPD | СРВ | | 1 | - | | 1 | _ | 11 | | 30000Ah | CONFIG6L | - | | | 1 | WRT3 | WRT2 | WRT1 | WRT0 | 1111 | | 30000Bh | CONFIG6H | WRTD | WRTB | WRTC | ı | - | | 1 | _ | 111 | | 30000Ch | CONFIG7L | _ | | | _ | EBTR3 | EBTR2 | EBTR1 | EBTR0 | 1111 | | 30000Dh | CONFIG7H | _ | EBTRB | _ | _ | _ | _ | _ | _ | -1 | | 3FFFEh | DEVID1 <sup>(1)</sup> | DEV2 | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0 | xxxx xxxx(1) | | 3FFFFFh | DEVID2 <sup>(1)</sup> | DEV10 | DEV9 | DEV8 | DEV7 | DEV6 | DEV5 | DEV4 | DEV3 | 0000 0101 | **Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition. Shaded cells are unimplemented, read as '0'. Note 1: See Register 22-13 for DEVID1 values. DEVID registers are read-only and cannot be programmed by the user. ### REGISTER 22-1: CONFIG1H: CONFIGURATION REGISTER 1 HIGH (BYTE ADDRESS 300001h) | R/P-1 | R/P-1 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-------|-----|-----|-------|-------|-------|-------| | IESO | FCMEN | _ | _ | Fosc3 | Fosc2 | Fosc1 | Fosc0 | | bit 7 | | | | | | | bit 0 | bit 7 IESO: Internal External Switch Over bit 1 = Internal External Switch Over mode enabled 0 = Internal External Switch Over mode disabled bit 6 FCMEN: Fail-Safe Clock Monitor Enable bit 1 = Fail-Safe Clock Monitor enabled 0 = Fail-Safe Clock Monitor disabled bit 5-4 Unimplemented: Read as '0' bit 3-0 Fosc<3:0>: Oscillator Selection bits 11xx= External RC oscillator, CLKO function on RA6 1001= Internal oscillator block, CLKO function on RA6, and port function on RA7 1000= Internal oscillator block, port function on RA6, and port function on RA7 0111= External RC oscillator, port function on RA6 0110= HS oscillator, PLL enabled (clock frequency = 4 x Fosc1) 0101= EC oscillator, port function on RA6 0100= EC oscillator, CLKO function on RA6 0010= HS oscillator 0001= XT oscillator 0000= LP oscillator ### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' - n = Value when device is unprogrammed u = Unchanged from programmed state ### REGISTER 22-2: CONFIG2L: CONFIGURATION REGISTER 2 LOW (BYTE ADDRESS 300002h) | U-0 | U-0 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-----|-----|-------|-------|-------|--------| | _ | _ | _ | _ | BORV1 | BORV0 | BOREN | PWRTEN | | bit 7 | | | | | | | bit 0 | bit 7-4 Unimplemented: Read as '0' bit 3-2 BORV1:BORV0: Brown-out Reset Voltage bits 11 = Reserved 10 = VBOR set to 2.7V 01 = VBOR set to 4.2V 00 = VBOR set to 4.5V bit 1 BOREN: Brown-out Reset Enable bit<sup>(1)</sup> 1 = Brown-out Reset enabled 0 = Brown-out Reset disabled bit 0 **PWRTEN**: Power-up Timer Enable bit<sup>(1)</sup> 1 = PWRT disabled 0 = PWRT enabled **Note 1:** Having BOREN = 1 does not automatically override the PWRTEN to '0' nor automatically enable the Power-up Timer. ### Legend: $P = Programmable \ bit \\ -n = Value \ when \ device \ is \ unprogrammed \\ U = Unimplemented \ bit, \ read \ as \ '0' \\ -u = Unchanged \ from \ programmed \ state$ ### REGISTER 22-3: CONFIG2H: CONFIGURATION REGISTER 2 HIGH (BYTE ADDRESS 300003h) | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-------|--------|--------|--------|--------|-------| | _ | _ | WINEN | WDTPS3 | WDTPS2 | WDTPS1 | WDTPS0 | WDTEN | | bit 7 | | | | | | | bit 0 | bit 7-6 Unimplemented: Read as '0' bit 5 WINEN: Watchdog Timer Window Enable bit 1 = WDT Window disabled 0 = WDT Window enabled bit 4-1 WDPS<3:0>: Watchdog Timer Postscale Select bits 1111 = 1:32,7681110 = 1:16,384 1101 = 1:8,1921100 = 1:4,0961011 = 1:2,0481010 = 1:1,024 1001 = 1:512 1000 = 1:2560111 = 1:1280110 = 1:640101 = 1:320100 = 1:160011 = 1:8 0010 = 1:40001 = 1:20000 = 1:1 bit 0 WDTEN: Watchdog Timer Enable bit 1 = WDT enabled 0 = WDT disabled (control is placed on the SWDTEN bit) ### Legend: $R = Readable \ bit$ $P = Programmable \ bit$ $U = Unimplemented \ bit, read \ as '0'$ $- n = Value \ when \ device \ is \ unprogrammed$ $u = Unchanged \ from \ programmed \ state$ #### REGISTER 22-4: CONFIG3L: CONFIGURATION REGISTER 3 LOW (BYTE ADDRESS 300004h) | U-0 | U | R/P-1 | R/P-1 | R/P-1 | R/P-1 | U | U | |-------|---|---------|-------|-------|--------|---|-------| | _ | _ | T10SCMX | HPOL | LPOL | PWMPIN | _ | _ | | bit 7 | | | | | | | bit 0 | - bit 7-6 Unimplemented: Read as '0' - bit 5 T10SCMX: Timer1 Oscillator Mode bit - 1 = Low power Timer1 operation when microcontroller is in Sleep mode. - 0 = Standard (legacy) Timer1 oscillator operation. - HPOL<sup>(1)</sup>: High-Side Transistors Polarity bit (i.e., odd PWM output polarity control bit ) bit 4 - 1 = PWM 1, 3, 5 and 7 are active-high (default) - 0 = PWM 1, 3, 5 and 7 are active-low - **LPOL**<sup>(1)</sup>: Low-Side Transistors Polarity bit (i.e., even PWM output polarity control bit) bit 3 - 1 = PWM 0, 2, 4 and 6 are active-high (default) - 0 = PWM 0, 2, 4 and 6 are active-low - PWMPIN<sup>(2)</sup>: PWM output pins Reset state control bit bit 2 - 1 = PWM outputs disabled upon Reset (default) - 0 = PWM outputs drive active states upon Reset<sup>(3)</sup> - bit 1-0 Unimplemented: Read as '0' - Note 1: Polarity control bits HPOL and LPOL define PWM signal output active and inactive states; PWM states generated by the fault inputs or PWM manual override. - 2: PWM6 and PWM7 output channels are only available on the PIC18F4X21 devices. - 3: When PWMPIN = 0, PWMEN<2:0> = 101 if device has eight PWM output pins (40 and 44-pin devices) and PWMEN<2:0> = 100 if the device has six PWM output pins (28-pin device). PWM output polarity is defined by HPOL and LPOL. | Legend: | | | |----------------------|----------------------|-------------------------------------| | R = Readable bit | P = Programmable bit | U = Unimplemented bit, read as '0' | | - n = Value when dev | ice is unprogrammed | u = Unchanged from programmed state | ### REGISTER 22-5: CONFIG3H: CONFIGURATION REGISTER 3 HIGH (BYTE ADDRESS 300005h) | R/P-1 | U | U | R/P-1 | R/P-1 | R/P-1 | U | R/P-1 | |-------|---|---|------------------------|-----------------------|----------------------|---|-----------------------| | MCLRE | _ | 1 | EXCLKMX <sup>(1)</sup> | PWM4MX <sup>(1)</sup> | SSPMX <sup>(1)</sup> | 1 | FLTAMX <sup>(1)</sup> | | hit 7 | | | | | | | hit ∩ | bit 7 MCLRE: MCLR Pin Enable bit 1 = RE3 input pin enabled; $\overline{MCLR}$ disabled. $0 = \overline{MCLR}$ pin enabled: RE3 input pin disabled. bit 6-5 Unimplemented: Read as '0' bit 4 **EXCLKMX:** TMR0/T5CKI External Clock Mux bit 1 = TMR0/T5CKI external clock input is multiplexed with RC3 0 = TMR0/T5CKI external clock input is multiplexed with RD0 bit 3 **PWM4MX:** PWM4 Mux bit 1 = PWM4 output is multiplexed with RB5 0 = PWM4 output is multiplexed with RD5 bit 2 SSPMX: SSP I/O Mux bit 1 = SCK/SCL clocks and SDA/SDI data are multiplexed with RC5 and RC4 respectively. SDO output is multiplexed with RC7. 0 = SCK/SCL clocks and SDA/SDI data are multiplexed with RD3 and RD2 respectively. SDO output is multiplexed with RD1. bit 1 Unimplemented: Read as '0' bit 0 FLTAMX: FLTA Mux bit $1 = \overline{FLTA}$ input is multiplexed with RC1 0 = FLTA input is multiplexed with RD4 Note 1: Unimplemented in PIC18F2X31 devices; maintain this bit set. ### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' - n = Value when device is unprogrammed u = Unchanged from programmed state ### REGISTER 22-6: CONFIG4L: CONFIGURATION REGISTER 4 LOW (BYTE ADDRESS 300006h) | R/P-1 | U-0 | U-0 | U-0 | U-0 | R/P-1 | U-0 | R/P-1 | |-------|-----|-----|-----|-----|-------|-----|--------| | DEBUG | _ | _ | _ | _ | LVP | _ | STVREN | | bit 7 | | | | | | | bit 0 | bit 7 **DEBUG:** Background Debugger Enable bit 1 = Background Debugger disabled, RB6 and RB7 configured as general purpose I/O pins 0 = Background Debugger enabled, RB6 and RB7 are dedicated to in-circuit debug bit 6-3 Unimplemented: Read as '0' bit 2 LVP: Low-Voltage ICSP Enable bit 1 = Low-Voltage ICSP enabled 0 = Low-Voltage ICSP disabled bit 1 Unimplemented: Read as '0' bit 0 STVREN: Stack Full/Underflow Reset Enable bit 1 = Stack Full/Underflow will cause Reset 0 = Stack Full/Underflow will not cause Reset Legend: $R = Readable \ bit$ $C = Clearable \ bit$ $U = Unimplemented \ bit, read as '0'$ $- n = Value \ when \ device \ is \ unprogrammed$ $u = Unchanged \ from \ programmed \ state$ ### REGISTER 22-7: CONFIG5L: CONFIGURATION REGISTER 5 LOW (BYTE ADDRESS 300008h) | U-0 | U-0 | U-0 | U-0 | R/C-1 | R/C-1 | R/C-1 | R/C-1 | |-------|-----|-----|-----|--------------------|--------------------|-------|-------| | _ | _ | _ | _ | CP3 <sup>(1)</sup> | CP2 <sup>(1)</sup> | CP1 | CP0 | | bit 7 | | | | | | | bit 0 | bit 7-4 Unimplemented: Read as '0' bit 3 CP3: Code Protection bit 1 = Block 3 (001800-001FFFh) not code-protected 0 = Block 3 (001800-001FFFh) code-protected bit 2 CP2: Code Protection bit 1 = Block 2 (001000-0017FFh) not code-protected 0 = Block 2 (001000-0017FFh) code-protected bit 1 CP1: Code Protection bit 1 = Block 1 (000800-000FFFh) not code-protected 0 = Block 1 (000800-000FFFh) code-protected bit 0 CP0: Code Protection bit 1 = Block 0 (000200-0007FFh) not code-protected 0 = Block 0 (000200-0007FFh) code-protected Note 1: Unimplemented in PIC18F2X31 devices; maintain this bit set. ### Legend: $R = Readable \ bit$ $C = Clearable \ bit$ $U = Unimplemented \ bit, read as '0'$ $- n = Value \ when \ device \ is \ unprogrammed$ $u = Unchanged \ from \ programmed \ state$ ### REGISTER 22-8: CONFIG5H: CONFIGURATION REGISTER 5 HIGH (BYTE ADDRESS 300009h) | R/C-1 | R/C-1 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-------|-----|-----|-----|-----|-----|-------| | CPD | CPB | _ | _ | _ | | | _ | | bit 7 | | | | | | | bit 0 | bit 7 CPD: Data EEPROM Code Protection bit 1 = Data EEPROM not code-protected 0 = Data EEPROM code-protected bit 6 **CPB:** Boot Block Code Protection bit 1 = Boot block (000000-0001FFh) not code-protected 0 = Boot block (000000-0001FFh) code-protected bit 5-0 Unimplemented: Read as '0' ### Legend: $R = Readable \ bit$ $C = Clearable \ bit$ $U = Unimplemented \ bit, read as '0'$ $- n = Value \ when \ device is unprogrammed <math>u = Unchanged \ from \ programmed \ state$ ### REGISTER 22-9: CONFIG6L: CONFIGURATION REGISTER 6 LOW (BYTE ADDRESS 30000Ah) | U-0 | U-0 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-----|-----|---------------------|---------------------|-------|-------| | _ | _ | _ | _ | WRT3 <sup>(1)</sup> | WRT2 <sup>(1)</sup> | WRT1 | WRT0 | | bit 7 | | | | | | | bit 0 | bit 7-4 Unimplemented: Read as '0' bit 3 WRT3: Write Protection bit<sup>(1)</sup> 1 = Block 3 (001800-001FFFh) not write-protected 0 = Block 3 (001800-001FFFh) write-protected bit 2 WRT2: Write Protection bit<sup>(1)</sup> 1 = Block 2 (001000-0017FFh) not write-protected 0 = Block 2 (001000-0017FFh) write-protected bit 1 WRT1: Write Protection bit 1 = Block 1 (000800-000FFFh) not write-protected 0 = Block 1 (000800-000FFFh) write-protected bit 0 WRT0: Write Protection bit 1 = Block 0 (000200-0007FFh) not write-protected 0 = Block 0 (000200-0007FFh) write-protected Note 1: Unimplemented in PIC18F2X31 devices; maintain this bit set. ### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' - n = Value when device is unprogrammed u = Unchanged from programmed state ### REGISTER 22-10: CONFIG6H: CONFIGURATION REGISTER 6 HIGH (BYTE ADDRESS 30000Bh) | R/P-1 | R/P-1 | R-1 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-------|------|-----|-----|-----|-----|-------| | WRTD | WRTB | WRTC | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | bit 7 WRTD: Data EEPROM Write Protection bit 1 = Data EEPROM not write-protected 0 = Data EEPROM write-protected bit 6 WRTB: Boot Block Write Protection bit 1 = Boot block (000000-0001FFh) not write-protected 0 = Boot block (000000-0001FFh) write-protected bit 5 WRTC: Configuration Register Write Protection bit 1 = Configuration registers (300000-3000FFh) not write-protected 0 = Configuration registers (300000-3000FFh) write-protected **Note:** This bit is read-only in normal Execution mode; it can be written only in Program mode. bit 4-0 **Unimplemented:** Read as '0' ### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' - n = Value when device is unprogrammed <math>u = Unchanged from programmed state ### REGISTER 22-11: CONFIG7L: CONFIGURATION REGISTER 7 LOW (BYTE ADDRESS 30000Ch) | U-0 | U-0 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-----|-----|----------------------|----------------------|-------|-------| | _ | _ | _ | _ | EBTR3 <sup>(1)</sup> | EBTR2 <sup>(1)</sup> | EBTR1 | EBTR0 | | bit 7 | | | | | | | bit 0 | ### bit 7-4 Unimplemented: Read as '0' - bit 3 **EBTR3**: Table Read Protection bit<sup>(1)</sup> - 1 = Block 3 (001800-001FFFh) not protected from table reads executed in other blocks - 0 = Block 3 (001800-001FFFh) protected from table reads executed in other blocks - bit 2 **EBTR2:** Table Read Protection bit<sup>(1)</sup> - 1 = Block 2 (001000-0017FFh) not protected from table reads executed in other blocks - 0 = Block 2 (001000-0017FFh) protected from table reads executed in other blocks - bit 1 EBTR1: Table Read Protection bit - 1 = Block 1 (000800-000FFFh) not protected from table reads executed in other blocks - 0 = Block 1 (000800-000FFFh) protected from table reads executed in other blocks - bit 0 **EBTR0:** Table Read Protection bit - 1 = Block 0 (000200-0007FFh) not protected from table reads executed in other blocks - 0 = Block 0 (000200-0007FFh) protected from table reads executed in other blocks Note 1: Unimplemented in PIC18F2X31 devices; maintain this bit set. ### Legend: $R = Readable \ bit$ $P = Programmable \ bit$ $U = Unimplemented \ bit, read \ as '0'$ $u = Unchanged \ from \ programmed \ state$ ### REGISTER 22-12: CONFIG7H: CONFIGURATION REGISTER 7 HIGH (BYTE ADDRESS 30000Dh) | U-0 | R/P-1 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-------|-----|-----|-----|-----|-----|-------| | _ | EBTRB | _ | _ | _ | | _ | _ | | bit 7 | | | | | | | bit 0 | ### bit 7 Unimplemented: Read as '0' - bit 6 EBTRB: Boot Block Table Read Protection bit - 1 = Boot block (000000-0001FFh) not protected from table reads executed in other blocks - 0 = Boot block (000000-0001FFh) protected from table reads executed in other blocks - bit 5-0 Unimplemented: Read as '0' ### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' - n = Value when device is unprogrammed u = Unchanged from programmed state ### REGISTER 22-13: DEVICE ID REGISTER 1 FOR PIC18F2331/2431/4331/4431 DEVICES | R | R | R | R | R | R | R | R | |-------|------|------|------|------|------|------|-------| | DEV2 | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0 | | bit 7 | | | | | | | bit 0 | #### bit 7-5 DEV<2:0>: Device ID bits These bits are used with the DEV<10:3> bits in the Device ID register 2 to identify the part number. 000 = PIC18F4331 001 = PIC18F4431 100 = PIC18F2331 101 = PIC18F2431 ### bit 4-0 REV<4:0>: Revision ID bits These bits are used to indicate the device revision. ### Legend: R = Read-only bit P = Programmable bit U = Unimplemented bit, read as '0' - n = Value when device is unprogrammed u = Unchanged from programmed state ### REGISTER 22-14: DEVICE ID REGISTER 2 FOR PIC18F2331/2431/4331/4431 DEVICES | R | R | R | R | R | R | R | R | |-------|------|------|------|------|------|------|-------| | DEV10 | DEV9 | DEV8 | DEV7 | DEV6 | DEV5 | DEV4 | DEV3 | | hit 7 | | | | | | | hit ∩ | ### bit 7-0 **DEV10:DEV3:** Device ID bits These bits are used with the DEV2:DEV0 bits in the Device ID Register 1 to identify the part number 0000 0101 = PIC18F2331/2431/4331/4431 devices **Note 1:** These values for DEV10:DEV3 may be shared with other devices. The specific device is always identified by using the entire DEV10:DEV0 bit sequence. ### Legend: R = Read-only bit P = Programmable bit U = Unimplemented bit, read as '0'- <math>n = Value when device is unprogrammed u = Unchanged from programmed state ### 22.2 Watchdog Timer (WDT) For PIC18F2331/2431/4331/4431 devices, the WDT is driven by the INTRC source. When the WDT is enabled, the clock source is also enabled. The nominal WDT period is 4 ms and has the same stability as the INTRC oscillator. The 4 ms period of the WDT is multiplied by a 16-bit postscaler. Any output of the WDT postscaler is selected by a multiplexer, controlled by bits in Configuration Register 2H (see Register 22-3). Available periods range from 4 ms to 131.072 seconds (2.18 minutes). The WDT and postscaler are cleared when any of the following events occur: execute a SLEEP or CLRWDT instruction, the IRCF bits (OSCCON<6:4>) are changed, or a clock failure has occurred (see Section 22.4.1 "FSCM and the Watchdog Timer"). Adjustments to the internal oscillator clock period using the OSCTUNE register also affect the period of the WDT by the same factor. For example, if the INTRC period is increased by 3%, then the WDT period is increased by 3%. - Note 1: The CLRWDT and SLEEP instructions clear the WDT and postscaler counts when executed. - 2: Changing the setting of the IRCF bits (OSCCON<6:4> clears the WDT and postscaler counts. - **3:** When a CLRWDT instruction is executed the postscaler count will be cleared. - **4:** If WINEN = 0, then CLRWDT must be executed only when WDTW = 1; otherwise, a device reset will result. ### 22.2.1 CONTROL REGISTER Register 22-15 shows the WDTCON register. This is a readable and writable register. The SWDTEN bit allows software to enable or disable the WDT, but only if the configuration bit has disabled the WDT. The WDTW bit is a read-only bit that indicates when the WDT count is in the fourth quadrant (i.e., when the 8-bit WDT value is b'11000000' or greater). FIGURE 22-1: WDT BLOCK DIAGRAM ### **REGISTER 22-15: WDTCON REGISTER** | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | |-------|-----|-----|-----|-----|-----|-----|--------| | WDTW | _ | _ | _ | _ | _ | | SWDTEN | | bit 7 | | | | | | | bit 0 | bit 7 WDTW: Watchdog Timer Window bit 1 = WDT count is in fourth quadrant 0 = WDT count is not in fourth quadrant bit 6 Unimplemented bit 0 **SWDTEN:** Software Enable / Disable for Watch Dog Timer bit <sup>(1)</sup> 1 = WDT is turned on 0 = WDT is turned off Note 1: If WDTEN configuration bit = 1, then WDT is always enabled, irrespective of this control bit. If WDTEN configuration bit = 0, then it is possible to turn WDT on/off with this control bit. | Legend: | | |------------------------------------|--------------------| | R = Readable bit | W = Writable bit | | U = Unimplemented bit, read as '0' | - n = Value at POR | TABLE 22-2: SUMMARY OF WATCHDOG TIMER REGISTERS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|--------|--------|--------|--------|--------| | CONFIG2H | _ | _ | WINEN | WDTPS3 | WDTPS2 | WDTPS2 | WDTPS0 | WDTEN | | RCON | IPEN | _ | _ | RI | TO | PD | POR | BOR | | WDTCON | WDTW | _ | _ | _ | _ | _ | _ | SWDTEN | Legend: Shaded cells are not used by the Watchdog Timer. ### 22.3 Two-Speed Start-up The Two-Speed Start-up feature helps to minimize the latency period from oscillator start-up to code execution by allowing the microcontroller to use the INTRC oscillator as a clock source until the primary clock source is available. It is enabled by setting the IESO bit in Configuration Register 1H (CONFIG1H<7>). Two-Speed Start-up is available only if the primary Oscillator mode is LP, XT, HS or HSPLL (crystal-based modes). Other sources do not require a OST start-up delay; for these, Two-Speed Start-up is disabled. When enabled, Resets and wake-ups from Sleep mode cause the device to configure itself to run from the internal oscillator block as the clock source, following the time-out of the Power-up Timer after a POR Reset is enabled. This allows almost immediate code execution, while the primary oscillator starts and the OST is running. Once the OST times out, the device automatically switches to PRI\_RUN mode. Because the OSCCON register is cleared on Reset events, the INTOSC (or postscaler) clock source is not initially available after a Reset event; the INTRC clock is used directly at its base frequency. To use a higher clock speed on wake-up, the INTOSC or postscaler clock sources can be selected to provide a higher clock speed by setting bits IFRC2:IFRC0 immediately after Reset. For wake-ups from Sleep, the INTOSC or postscaler clock sources can be selected by setting IFRC2:IFRC0 prior to entering Sleep mode. In all other power-managed modes, Two-Speed Startup is not used. The device will be clocked by the currently selected clock source until the primary clock source becomes available. The setting of the IESO bit is ignored. ## 22.3.1 SPECIAL CONSIDERATIONS FOR USING TWO-SPEED START-UP While using the INTRC oscillator in Two-Speed Startup, the device still obeys the normal command sequences for entering power-managed modes, including serial SLEEP instructions (refer to Section 3.1.3 "Multiple Sleep Commands"). In practice, this means that user code can change the SCS1:SCS0 bit settings and issue SLEEP commands before the OST times out. This would allow an application to briefly wake-up, perform routine "housekeeping" tasks and return to Sleep before the device starts to operate from the primary oscillator. User code can also check if the primary clock source is currently providing the system clocking by checking the status of the OSTS bit (OSCCON<3>). If the bit is set, the primary oscillator is providing the system clock. Otherwise, the internal oscillator block is providing the clock during wake-up from Reset or Sleep mode. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 279 #### 22.4 Fail-Safe Clock Monitor The Fail-Safe Clock Monitor (FSCM) allows the microcontroller to continue operation in the event of an external oscillator failure, by automatically switching the system clock to the internal oscillator block. The FSCM function is enabled by setting the Fail-Safe Clock Monitor Enable bit, FCMEN (CONFIG1H<6>). When FSCM is enabled, the INTRC oscillator runs at all times to monitor clocks to peripherals and provide an instant backup clock in the event of a clock failure. Clock monitoring (shown in Figure 22-3) is accomplished by creating a sample clock signal, which is the INTRC output divided by 64. This allows ample time between FSCM sample clocks for a peripheral clock edge to occur. The peripheral system clock and the sample clock are presented as inputs to the Clock Monitor latch (CM). The CM is set on the falling edge of the system clock source, but cleared on the rising edge of the sample clock. FIGURE 22-3: FSCM BLOCK DIAGRAM Clock failure is tested for on the falling edge of the sample clock. If a sample clock falling edge occurs while CM is still set, a clock failure has been detected (Figure 22-4). This causes the following: - the FSCM generates an oscillator fail interrupt by setting bit OSCFIF (PIR2<7>); - the system clock source is switched to the internal oscillator block (OSCCON is not updated to show the current clock source – this is the fail-safe condition); and - · the WDT is reset. Since the postscaler frequency from the internal oscillator block may not be sufficiently stable, it may be desirable to select another clock configuration and enter an alternate power-managed mode (see Section 22.3.1 "Special Considerations for Using Two-Speed Start-up" and Section 3.1.3 "Multiple Sleep Commands" for more details). This can be done to attempt a partial recovery or execute a controlled shutdown. To use a higher clock speed on wake-up, the INTOSC or postscaler clock sources can be selected to provide a higher clock speed by setting bits IFRC2:IFRC0 immediately after Reset. For wake-ups from Sleep, the INTOSC or postscaler clock sources can be selected by setting IFRC2:IFRC0 prior to entering Sleep mode. Adjustments to the internal oscillator block using the OSCTUNE register also affect the period of the FSCM by the same factor. This can usually be neglected, as the clock frequency being monitored is generally much higher than the sample clock frequency. The FSCM will detect failures of the primary or secondary clock sources only. If the internal oscillator block fails, no failure would be detected, nor would any action be possible. ### 22.4.1 FSCM AND THE WATCHDOG TIMER Both the FSCM and the WDT are clocked by the INTRC oscillator. Since the WDT operates with a separate divider and counter, disabling the WDT has no effect on the operation of the INTRC oscillator when the FSCM is enabled. As already noted, the clock source is switched to the INTOSC clock when a clock failure is detected. Depending on the frequency selected by the IRCF2:IRCF0 bits, this may mean a substantial change in the speed of code execution. If the WDT is enabled with a small prescale value, a decrease in clock speed allows a WDT time-out to occur, and a subsequent device Reset. For this reason, fail-safe clock events also reset the WDT and postscaler, allowing it to start timing from when execution speed was changed and decreasing the likelihood of an erroneous time-out. #### 22.4.2 EXITING FAIL-SAFE OPERATION The fail-safe condition is terminated by either a device Reset, or by entering a power-managed mode. On Reset, the controller starts the primary clock source specified in Configuration Register 1H (with any required start-up delays that are required for the Oscillator mode, such as OST or PLL timer). The INTOSC multiplexer provides the system clock until the primary clock source becomes ready (similar to a Two-Speed Start-up). The clock system source is then switched to the primary clock (indicated by the OSTS bit in the OSCCON register becoming set). The Fail-Safe Clock Monitor then resumes monitoring the peripheral clock. The primary clock source may never become ready during start-up. In this case, operation is clocked by the INTOSC multiplexer. The OSCCON register will remain in its Reset state until a power-managed mode is entered. Entering a power-managed mode by loading the OSCCON register and executing a SLEEP instruction will clear the fail-safe condition. When the fail-safe condition is cleared, the clock monitor will resume monitoring the peripheral clock. ### 22.4.3 FSCM INTERRUPTS IN POWER-MANAGED MODES As previously mentioned, entering a power-managed mode clears the fail-safe condition. By entering a power-managed mode, the clock multiplexer selects the clock source selected by the OSCCON register. Fail-safe monitoring of the power-managed clock source resumes in the power-managed mode. If an oscillator failure occurs during power-managed operation, the subsequent events depend on whether or not the oscillator failure interrupt is enabled. If enabled (OSCFIF = 1), code execution will be clocked by the INTOSC multiplexer. An automatic transition back to the failed clock source will not occur. If the interrupt is disabled, the device will not exit the power-managed mode on oscillator failure. Instead, the device will continue to operate as before, but clocked by the INTOSC multiplexer. While in Idle mode, subsequent interrupts will cause the CPU to begin executing instructions while being clocked by the INTOSC multiplexer. The device will not transition to a different clock source until the fail-safe condition is cleared. ### 22.4.4 POR OR WAKE FROM SLEEP The FSCM is designed to detect oscillator failure at any point after the device has exited Power-on Reset (POR) or Low-Power Sleep mode. When the primary system clock is EC, RC or INTRC modes, monitoring can begin immediately following these events. For oscillator modes involving a crystal or resonator (HS, HSPLL, LP or XT), the situation is somewhat different. Since the oscillator may require a start-up time considerably longer than the FCSM sample clock time, a false clock failure may be detected. To prevent this, the internal oscillator block is automatically configured as the system clock and functions until the primary clock is stable (the OST and PLL timers have timed out). This is identical to Two-Speed Start-up mode. Once the primary clock is stable, the INTRC returns to its role as the FSCM source. Note: The same logic that prevents false oscillator failure interrupts on POR or wake from Sleep will also prevent the detection of the oscillator's failure to start at all following these events. This can be avoided by monitoring the OSTS bit and using a timing routine to determine if the oscillator is taking too long to start. Even so, no oscillator failure interrupt will be flagged. As noted in Section 22.3.1 "Special Considerations for Using Two-Speed Start-up", it is also possible to select another clock configuration and enter an alternate power-managed mode, while waiting for the primary system clock to become stable. When the new Powered Managed mode is selected, the primary clock is disabled. ## 22.5 Program Verification and Code Protection The overall structure of the code protection on the PIC18 Flash devices differs significantly from other PICmicro<sup>®</sup> devices. The user program memory is divided into five blocks. One of these is a boot block of 512 bytes. The remainder of the memory is divided into four blocks on binary boundaries. Each of the five blocks has three code protection bits associated with them. They are: - Code-Protect bit (CPn) - Write-Protect bit (WRTn) - External Block Table Read bit (EBTRn) Figure 22-5 shows the program memory organization for 8- and 16-Kbyte devices, and the specific code protection bit associated with each block. The actual locations of the bits are summarized in Table 22-3. FIGURE 22-5: CODE-PROTECTED PROGRAM MEMORY FOR PIC18F2331/2431/4331/4431 | | | MEMORY SIZE/ | DEVICE | | |---------------------------|------------------|---------------------------|------------------|-----------------------------------------| | | | | | Block Code Protection<br>Controlled By: | | 8 Kbytes<br>(PIC18FX331) | Address<br>Range | 16 Kbytes<br>(PIC18FX431) | Address<br>Range | | | Boot Block | 0000h<br>0FFFh | Boot Block | 0000h<br>01FFh | CPB, WRTB, EBTRB | | Block 0 | 0200h<br>0FFFh | Block 0 | 0200h<br>0FFFh | CP0, WRT0, EBTR0 | | Block 1 | 1000h<br>1FFFh | Block 1 | 1000h<br>1FFFh | CP1, WRT1, EBTR1 | | Unimplemented<br>Read 0's | | Block 2 | 2000h<br>2FFFh | CP2, WRT2, EBTR2 | | | 3FFFh | Block 3 | 3000h<br>3FFFh | CP3, WRT3, EBTR3 | TABLE 22-3: SUMMARY OF CODE PROTECTION REGISTERS | File | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | 300008h | CONFIG5L | _ | _ | _ | _ | CP3 | CP2 | CP1 | CP0 | | 300009h | CONFIG5H | CPD | СРВ | _ | _ | _ | _ | _ | _ | | 30000Ah | CONFIG6L | _ | _ | _ | _ | WRT3 | WRT2 | WRT1 | WRT0 | | 30000Bh | CONFIG6H | WRTD | WRTB | WRTC | _ | _ | _ | _ | _ | | 30000Ch | CONFIG7L | _ | _ | _ | _ | EBTR3 | EBTR2 | EBTR1 | EBTR0 | | 30000Dh | CONFIG7H | _ | EBTRB | _ | _ | _ | _ | _ | _ | Legend: Shaded cells are unimplemented. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 283 ## 22.5.1 PROGRAM MEMORY CODE PROTECTION The program memory may be read to or written from any location using the table read and table write instructions. The device ID may be read with table reads. The configuration registers may be read and written with the table read and table write instructions. In normal Execution mode, the CPn bits have no direct effect. CPn bits inhibit external reads and writes. A block of user memory may be protected from table writes if the WRTn configuration bit is '0'. The EBTRn bits control table reads. For a block of user memory with the EBTRn bit set to '0', a table read instruction that executes from within that block is allowed to read. A table read instruction that executes from a location outside of that block is not allowed to read, and will result in reading '0's. Figures 22-6 through 22-8 illustrate table write and table read protection. Code protection bits may only be written to a '0' from a '1' state. It is not possible to write a '1' to a bit in the '0' state. Code protection bits are only set to '1' by a full chip erase or block erase function. The full chip erase and block erase functions can only be initiated via ICSP or an external programmer. FIGURE 22-6: TABLE WRITE (WRTn) DISALLOWED Note: FIGURE 22-7: EXTERNAL BLOCK TABLE READ (EBTRn) DISALLOWED FIGURE 22-8: EXTERNAL BLOCK TABLE READ (EBTRn) ALLOWED © 2003 Microchip Technology Inc. Preliminary DS39616B-page 285 ## 22.5.2 DATA EEPROM CODE PROTECTION The entire data EEPROM is protected from external reads and writes by two bits: CPD and WRTD. CPD inhibits external reads and writes of data EEPROM. WRTD inhibits external writes to data EEPROM. The CPU can continue to read and write data EEPROM regardless of the protection bit settings. ## 22.5.3 CONFIGURATION REGISTER PROTECTION The configuration registers can be write-protected. The WRTC bit controls protection of the configuration registers. In normal Execution mode, the WRTC bit is readable only. WRTC can only be written via ICSP or an external programmer. ### 22.6 ID Locations Eight memory locations (200000h-200007h) are designated as ID locations, where the user can store checksum or other code identification numbers. These locations are both readable and writable during normal execution through the TBLRD and TBLWT instructions, or during program/verify. The ID locations can be read when the device is code-protected. ### 22.7 In-Circuit Serial Programming PIC18F2331/2431/4331/4431 microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. ### 22.8 In-Circuit Debugger When the DEBUG bit in configuration register CONFIG4L is programmed to a '0', the In-Circuit Debugger functionality is enabled. This function allows simple debugging functions when used with MPLAB® IDE. When the microcontroller has this feature enabled, some resources are not available for general use. Table 22-4 shows which resources are required by the background debugger. TABLE 22-4: DEBUGGER RESOURCES | I/O pins: | RB6, RB7 | | | | |-----------------|-----------|--|--|--| | Stack: | 2 levels | | | | | Program Memory: | 512 bytes | | | | | Data Memory: | 10 bytes | | | | To use the In-Circuit Debugger function of the microcontroller, the design must implement In-Circuit Serial Programming connections to MCLR/VPP, VDD, VSS, RB7 and RB6. This will interface to the In-Circuit Debugger module available from Microchip or one of the third party development tool companies. ### 22.9 Low-Voltage ICSP Programming The LVP bit in Configuration Register 4L (CONFIG4L<2>) enables Low-Voltage ICSP Programming (LVP). When LVP is enabled, the microcontroller can be programmed without requiring high voltage being applied to the MCLR/VPP pin, but the RB5/PGM pin is then dedicated to controlling Program mode entry and is not available as a general purpose I/O pin. LVP is enabled in erased devices. While programming using LVP, VDD is applied to the MCLR/VPP pin as in normal Execution mode. To enter Programming mode, VDD is applied to the PGM pin. - Note 1: High voltage programming is always available, regardless of the state of the LVP bit or the PGM pin, by applying VIHH to the $\overline{\text{MCLR}}$ pin. - 2: When Low-Voltage Programming is enabled, the RB5 pin can no longer be used as a general purpose I/O pin. - **3:** When LVP is enabled, externally pull the PGM pin to Vss to allow normal program execution. If Low-Voltage ICSP Programming mode will not be used, the LVP bit can be cleared and RB5/PGM becomes available as the digital I/O pin RB5. The LVP bit may be set or cleared only when using standard high voltage programming (VIHH applied to the MCLR/VPP pin). Once LVP has been disabled, only the standard high voltage programming is available and must be used to program the device. Memory that is not code-protected can be erased using either a block erase, or erased row by row, then written at any specified VDD. If code-protected memory is to be erased, a block erase is required. If a block erase is to be performed when using low-voltage programming, the device must be supplied with VDD of 4.5V to 5.5V. #### 23.0 INSTRUCTION SET SUMMARY The PIC18 instruction set adds many enhancements to the previous PICmicro instruction sets, while maintaining an easy migration from these PICmicro instruction sets. Most instructions are a single program memory word (16-bits), but there are three instructions that require two program memory locations. Each single-word instruction is a 16-bit word divided into an OPCODE, which specifies the instruction type and one or more operands, which further specify the operation of the instruction. The instruction set is highly orthogonal and is grouped into four basic categories: - Byte-oriented operations - · Bit-oriented operations - · Literal operations - Control operations The PIC18 instruction set summary in Table 23-2 lists byte-oriented, bit-oriented, literal and control operations. Table 23-1 shows the OPCODE field descriptions. Most byte-oriented instructions have three operands: - 1. The file register (specified by 'f') - The destination of the result (specified by 'd') - 3. The accessed memory (specified by 'a') The file register designator 'f' specifies which file register is to be used by the instruction. The destination designator 'd' specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the WREG register. If 'd' is one, the result is placed in the file register specified in the instruction. All bit-oriented instructions have three operands: - The file register (specified by 'f') - The bit in the file register (specified by 'b') - 3. The accessed memory (specified by 'a') The bit field designator 'b' selects the number of the bit affected by the operation, while the file register designator 'f' represents the number of the file in which the bit is located. The **literal** instructions may use some of the following operands: - A literal value to be loaded into a file register (specified by 'k') - The desired FSR register to load the literal value into (specified by 'f') - No operand required (specified by '—') The **control** instructions may use some of the following operands: - A program memory address (specified by 'n') - The mode of the Call or Return instructions (specified by 's') - The mode of the table read and table write instructions (specified by 'm') - No operand required (specified by '—') All instructions are a single word, except for three double word instructions. These three instructions were made double word instructions so that all the required information is available in these 32 bits. In the second word, the 4 MSbs are 1's. If this second word is executed as an instruction (by itself), it will execute as a NOP. All single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles with the additional instruction cycle(s) executed as a NOP. The double word instructions execute in two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 $\mu$ s. Twoword branch instructions (if true) would take 3 $\mu$ s. Figure 23-1 shows the general formats that the instructions can have. All examples use the format 'nnh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit. The Instruction Set Summary, shown in Table 23-2, lists the instructions recognized by the Microchip Assembler (MPASM<sup>TM</sup> assembler). **Section 23.2** "**Instruction Set**" provides a description of each instruction. #### 23.1 READ-MODIFY-WRITE OPERATIONS Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register. For example, a "BCF PORTB, 1" instruction will read PORTB, clear bit 1 of the data, then write the result back to PORTB. The read operation would have the unintended result that any condition that sets the RBIF flag would be cleared. The R-M-W operation may also copy the level of an input pin to its corresponding output latch. #### TABLE 23-1: OPCODE FIELD DESCRIPTIONS | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | a | RAM access bit: | | | a = 0: RAM location in Access RAM (BSR register is ignored) | | | a = 1: RAM bank is specified by BSR register | | bbb | Bit address within an 8-bit file register (0 to 7). | | BSR | Bank Select Register. Used to select the current RAM bank. | | d | Destination select bit: | | | d = 0: store result in WREG<br>d = 1: store result in file register f | | dest | ğ | | f | Destination either the WREG register or the specified register file location. 8-bit register file address (0x00 to 0xFF). | | fs | 12-bit register file address (0x000 to 0xFF). This is the source address. | | fd | | | | 12-bit register file address (0x000 to 0xFFF). This is the destination address. | | k | Literal field, constant data or label (may be either an 8-bit, 12-bit or a 20-bit value). | | label | Label name. The grade of the TRI RTR register for the table good and table write instructions. | | mm | The mode of the TBLPTR register for the table read and table write instructions. Only used with table read and table write instructions: | | * | No Change to register (such as TBLPTR with table reads and writes). | | *+ | Post-Increment register (such as TBLPTR with table reads and writes). | | *- | Post-Decrement register (such as TBLPTR with table reads and writes). | | | | | +* | Pre-Increment register (such as TBLPTR with table reads and writes). The relative address (2's complement number) for relative branch instructions, or the direct address for Call/ | | n | Branch and Return instructions. | | PRODH | Product of Multiply high byte. | | PRODL | Product of Multiply low byte. | | s | Fast Call/Return Mode Select bit: | | 5 | s = 0: do not update into/from shadow registers | | | s = 1: certain registers loaded into/from shadow registers (Fast mode) | | u | Unused or Unchanged. | | WREG | Working register (accumulator). | | х | Don't care (0 or 1). | | | The assembler will generate code with $x = 0$ . It is the recommended form of use for compatibility with all | | | Microchip software tools. | | TBLPTR | 21-bit Table Pointer (points to a Program Memory location). | | TABLAT | 8-bit Table Latch. | | TOS | Top-of-Stack. | | PC | Program Counter. | | PCL | Program Counter Low Byte. | | PCH | Program Counter High Byte. | | PCLATH | Program Counter High Byte Latch. | | PCLATU | Program Counter Upper Byte Latch. | | GIE | Global Interrupt Enable bit. | | WDT | Watchdog Timer. | | TO | Time-out bit. | | PD | Power-down bit. | | C, DC, Z, OV, N | ALU status bits Carry, Digit Carry, Zero, Overflow, Negative. | | [ ] | Optional. | | ( ) | Contents. | | $\rightarrow$ | Assigned to. | | < > | Register bit field. | | ∈ | In the set of. | | italics | User defined term (font is courier). | #### FIGURE 23-1: GENERAL FORMAT FOR INSTRUCTIONS | FIGURE 23-1: | GENERAL FORMAT FOR INSTRUCTIONS | | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | | Byte-oriented file register operations | Example Instruction | | | 15 10 9 8 7 0 OPCODE d a f (FILE #) d = 0 for result destination to be WREG register d = 1 for result destination to be file register (f) a = 0 to force Access Bank a = 1 for BSR to select bank f = 8-bit file register address | ADDWF MYREG, W, B | | | Byte to Byte move operations (2-word) 15 | MOVFF MYREG1, MYREG2 | | | Bit-oriented file register operations 15 | BSF MYREG, bit, B | | | Literal operations 15 8 7 0 OPCODE k (literal) k = 8-bit immediate value | MOVLW 0x7F | | | Control operations CALL, GOTO and Branch operations 15 8 7 0 OPCODE n<7:0> (literal) 15 12 11 0 1111 n<19:8> (literal) n = 20-bit immediate value | GOTO Label | | | 15 8 7 0 OPCODE S n<7:0> (literal) 15 12 11 0 n<19:8> (literal) S = Fast bit | CALL MYFUNC | | | 15 11 10 0<br>OPCODE n<10:0> (literal) 15 8 7 0 | BRA MYFUNC | | | OPCODE n<7:0> (literal) | BC MYFUNC | | | | | TABLE 23-2: PIC18FXXX INSTRUCTION SET | Mnemonic, | | Description | Cycles | 16-E | Bit Instr | uction W | /ord | Status | Notes | |---------------------------------------|---------------|------------------------------------------|------------|------|-----------|----------|------|------------------|--------------| | Opera | nds | Description | Cycles | MSb | | | LSb | Affected | Notes | | BYTE-ORIE | ENTED F | ILE REGISTER OPERATIONS | | | | | | | | | ADDWF | f, d, a | Add WREG and f | 1 | 0010 | 01da | ffff | ffff | C, DC, Z, OV, N | 1, 2 | | ADDWFC | f, d, a | Add WREG and Carry bit to f | 1 | 0010 | 00da | ffff | ffff | C, DC, Z, OV, N | 1, 2 | | ANDWF | f, d, a | AND WREG with f | 1 | 0001 | 01da | ffff | ffff | Z, N | 1,2 | | CLRF | f, a | Clear f | 1 | 0110 | 101a | ffff | ffff | Z | 2 | | COMF | f, d, a | Complement f | 1 | 0001 | 11da | ffff | ffff | Z, N | 1, 2 | | CPFSEQ | f, a | Compare f with WREG, skip = | 1 (2 or 3) | 0110 | 001a | ffff | ffff | None | 4 | | CPFSGT | f, a | Compare f with WREG, skip > | 1 (2 or 3) | | 010a | ffff | ffff | None | 4 | | CPFSLT | f, a | Compare f with WREG, skip < | 1 (2 or 3) | 0110 | 000a | ffff | ffff | None | 1, 2 | | DECF | f, d, a | Decrement f | 1 ′ | 0000 | 01da | ffff | ffff | C, DC, Z, OV, N | 1, 2, 3, 4 | | DECFSZ | f, d, a | Decrement f, Skip if 0 | 1 (2 or 3) | 0010 | 11da | ffff | ffff | None | 1, 2, 3, 4 | | DCFSNZ | f, d, a | Decrement f, Skip if Not 0 | 1 (2 or 3) | | 11da | ffff | ffff | None | 1, 2 | | INCF | f, d, a | Increment f | 1 | 0010 | 10da | ffff | ffff | C, DC, Z, OV, N | 1, 2, 3, 4 | | INCFSZ | f, d, a | Increment f, Skip if 0 | 1 (2 or 3) | | 11da | ffff | ffff | None | 4 | | INFSNZ | f, d, a | Increment f, Skip if Not 0 | 1 (2 or 3) | | 10da | ffff | ffff | None | 1, 2 | | IORWF | f, d, a | Inclusive OR WREG with f | 1 | | 00da | ffff | ffff | Z, N | 1, 2 | | MOVF | f, d, a | Move f | 1 | 0101 | 00da | ffff | | Z, N | 1 | | MOVFF | $f_s$ , $f_d$ | Move f <sub>s</sub> (source) to 1st word | 2 | 1100 | ffff | ffff | | None | | | | ·5, ·u | f <sub>d</sub> (destination) 2nd word | | | ffff | ffff | ffff | | | | MOVWF | f, a | Move WREG to f | 1 | 0110 | 111a | ffff | ffff | None | | | MULWF | f, a | Multiply WREG with f | 1 | 0000 | 001a | ffff | ffff | None | | | NEGF | f, a | Negate f | 1 | 0110 | 110a | ffff | ffff | C, DC, Z, OV, N | 1. 2 | | RLCF | f, d, a | Rotate Left f through Carry | 1 | 0011 | 01da | ffff | ffff | C, Z, N | , | | RLNCF | f, d, a | Rotate Left f (No Carry) | 1 | 0100 | 01da | ffff | ffff | Z, N | 1, 2 | | RRCF | f, d, a | Rotate Right f through Carry | 1 | 0011 | 00da | ffff | ffff | C, Z, N | , | | RRNCF | f, d, a | Rotate Right f (No Carry) | 1 | 0100 | 00da | ffff | | Z, N | | | SETF | f, a | Set f | 1 | 0110 | 100a | ffff | ffff | None | | | SUBFWB | f, d, a | Subtract f from WREG with | 1 | | 01da | ffff | ffff | C, DC, Z, OV, N | 1.2 | | 3322 | ., ., | borrow | • | 0101 | 0 2 0.00 | | | 0, 20, 2, 01, 11 | -, = | | SUBWF | f, d, a | Subtract WREG from f | 1 | 0101 | 11da | ffff | ffff | C, DC, Z, OV, N | | | SUBWFB | f, d, a | Subtract WREG from f with | 1 | | 10da | ffff | ffff | C, DC, Z, OV, N | 1.2 | | 0022 | ι, α, α | borrow | | 0101 | 1044 | | | 0, 20, 2, 01, 11 | ., _ | | SWAPF | f, d, a | Swap nibbles in f | 1 | 0011 | 10da | ffff | ffff | None | 4 | | TSTFSZ | f, a | Test f, skip if 0 | 1 (2 or 3) | | 011a | ffff | ffff | None | 1, 2 | | XORWF | f, d, a | Exclusive OR WREG with f | 1 | | 10da | ffff | | Z, N | ., _ | | BIT-ORIENTED FILE REGISTER OPERATIONS | | | • | 0001 | Toda | | | _, | | | BCF | f, b, a | Bit Clear f | 1 | 1001 | bbba | ffff | ffff | None | 1, 2 | | BSF | f, b, a | Bit Set f | 1 | | bbba | ffff | ffff | None | 1, 2 | | BTFSC | f, b, a | Bit Test f, Skip if Clear | 1 (2 or 3) | | | ffff | ffff | None | 3, 4 | | BTFSS | f, b, a | Bit Test f, Skip if Set | 1 (2 or 3) | | bbba | ffff | ffff | None | 3, 4 | | BTG | f, d, a | Bit Toggle f | 1 (2 01 3) | | bbba | ffff | ffff | None | 3, 4<br>1, 2 | | טוט | ı, u, a | Dit 10ggie i | 1 | OTTT | Baaa | TTTT | TTTT | INUITE | 1,∠ | Note 1: When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. **5:** If the table write starts the write cycle to internal memory, the write will continue until terminated. <sup>2:</sup> If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned. **<sup>3:</sup>** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. **<sup>4:</sup>** Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP, unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. TABLE 23-2: PIC18FXXX INSTRUCTION SET (CONTINUED) | Mnemonic,<br>Operands | | Description | Cycles | 16-Bit Instruction Word | | | | Status | Notes | |-----------------------|-------|--------------------------------|--------|-------------------------|------|------|------|------------------------|-------| | | | Description | Cycles | MSb | LSb | | LSb | Affected | Notes | | CONTROL | OPERA | TIONS | | | | | | | | | BC | n | Branch if Carry | 1 (2) | 1110 | 0010 | nnnn | nnnn | None | | | BN | n | Branch if Negative | 1 (2) | 1110 | 0110 | nnnn | nnnn | None | | | BNC | n | Branch if Not Carry | 1 (2) | 1110 | 0011 | nnnn | nnnn | None | | | BNN | n | Branch if Not Negative | 1 (2) | 1110 | 0111 | nnnn | nnnn | None | | | BNOV | n | Branch if Not Overflow | 1 (2) | 1110 | 0101 | nnnn | nnnn | None | | | BNZ | n | Branch if Not Zero | 2 | 1110 | 0001 | nnnn | nnnn | None | | | BOV | n | Branch if Overflow | 1 (2) | 1110 | 0100 | nnnn | nnnn | None | | | BRA | n | Branch Unconditionally | 1 (2) | 1101 | 0nnn | nnnn | nnnn | None | | | BZ | n | Branch if Zero | 1 (2) | 1110 | 0000 | nnnn | nnnn | None | | | CALL | n, s | Call subroutine 1st word | 2 | 1110 | 110s | kkkk | kkkk | None | | | | | 2nd word | | 1111 | kkkk | kkkk | kkkk | | | | CLRWDT | _ | Clear Watchdog Timer | 1 | 0000 | 0000 | 0000 | 0100 | TO, PD | | | DAW | _ | Decimal Adjust WREG | 1 | 0000 | 0000 | 0000 | 0111 | C, DC | | | GOTO | n | Go to address 1st word | 2 | 1110 | 1111 | kkkk | kkkk | None | | | | | 2nd word | | 1111 | kkkk | kkkk | kkkk | | | | NOP | _ | No Operation | 1 | 0000 | 0000 | 0000 | 0000 | None | | | NOP | _ | No Operation | 1 | 1111 | xxxx | XXXX | xxxx | None | 4 | | POP | _ | Pop top of return stack (TOS) | 1 | 0000 | 0000 | 0000 | 0110 | None | | | PUSH | _ | Push top of return stack (TOS) | 1 | 0000 | 0000 | 0000 | 0101 | None | | | RCALL | n | Relative Call | 2 | 1101 | 1nnn | nnnn | | None | | | RESET | | Software device Reset | 1 | 0000 | 0000 | 1111 | 1111 | All | | | RETFIE | S | Return from interrupt enable | 2 | 0000 | 0000 | 0001 | 000s | GIE/GIEH,<br>PEIE/GIEL | | | RETLW | k | Return with literal in WREG | 2 | 0000 | 1100 | kkkk | kkkk | None | | | RETURN | S | Return from Subroutine | 2 | 0000 | 0000 | 0001 | 001s | None | | | SLEEP | _ | Go into Standby mode | 1 | 0000 | 0000 | 0000 | 0011 | TO, PD | | - Note 1: When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. - 2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned. - **3:** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. - **4:** Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP, unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. - **5:** If the table write starts the write cycle to internal memory, the write will continue until terminated. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 291 TABLE 23-2: PIC18FXXX INSTRUCTION SET (CONTINUED) | Mnemonic, | | Description | Cycles | 16- | Bit Inst | ruction | Status | Notes | | |-----------|--------|---------------------------------|--------|------|----------|---------|--------|-----------------|-------| | Oper | rands | Description | Cycles | MSb | | | LSb | Affected | Notes | | LITERAL | OPERAT | IONS | | | | | | | | | ADDLW | k | Add literal and WREG | 1 | 0000 | 1111 | kkkk | kkkk | C, DC, Z, OV, N | | | ANDLW | k | AND literal with WREG | 1 | 0000 | 1011 | kkkk | kkkk | Z, N | | | IORLW | k | Inclusive OR literal with WREG | 1 | 0000 | 1001 | kkkk | kkkk | Z, N | | | LFSR | f, k | Move literal (12-bit) 2nd word | 2 | 1110 | 1110 | 00ff | kkkk | None | | | | | to FSRx 1st word | | 1111 | 0000 | kkkk | kkkk | | | | MOVLB | k | Move literal to BSR<3:0> | 1 | 0000 | 0001 | 0000 | kkkk | None | | | MOVLW | k | Move literal to WREG | 1 | 0000 | 1110 | kkkk | kkkk | None | | | MULLW | k | Multiply literal with WREG | 1 | 0000 | 1101 | kkkk | kkkk | None | | | RETLW | k | Return with literal in WREG | 2 | 0000 | 1100 | kkkk | kkkk | None | | | SUBLW | k | Subtract WREG from literal | 1 | 0000 | 1000 | kkkk | kkkk | C, DC, Z, OV, N | | | XORLW | k | Exclusive OR literal with | 1 | 0000 | 1010 | kkkk | kkkk | Z, N | | | | | WREG | | | | | | | | | DATA ME | MORY ↔ | PROGRAM MEMORY OPERAT | TIONS | | | | | | | | TBLRD* | | Table Read | 2 | 0000 | 0000 | 0000 | 1000 | None | | | TBLRD*+ | | Table Read with post-increment | | 0000 | 0000 | 0000 | 1001 | None | | | TBLRD*- | | Table Read with post-decrement | | 0000 | 0000 | 0000 | 1010 | None | | | TBLRD+* | • | Table Read with pre-increment | | 0000 | 0000 | 0000 | 1011 | None | | | TBLWT* | | Table Write | 2 (5) | 0000 | 0000 | 0000 | 1100 | None | | | TBLWT*+ | | Table Write with post-increment | | 0000 | 0000 | 0000 | 1101 | None | | | TBLWT*- | | Table Write with post-decrement | | 0000 | 0000 | 0000 | 1110 | None | | | TBLWT+* | ŧ | Table Write with pre-increment | | 0000 | 0000 | 0000 | 1111 | None | | Note 1: When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. - 2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned. - **3:** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. - **4:** Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP, unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. - 5: If the table write starts the write cycle to internal memory, the write will continue until terminated. #### 23.2 Instruction Set | ADD | LW | ADD literal to W | | | | | | |-------|----------------|----------------------------------------|---------------------|------|------------------------|--|--| | Synt | ax: | [label] A | [ label ] ADDLW k | | | | | | Ope | rands: | $0 \le k \le 25$ | $0 \leq k \leq 255$ | | | | | | Ope | ration: | (W) + k | → W | | | | | | Statu | us Affected: | N, OV, C, | DC, Z | | | | | | Enco | oding: | 0000 | 1111 | kkkk | kkkk | | | | Desc | cription: | The conte<br>8-bit litera<br>placed in | I 'k' and | | dded to the<br>sult is | | | | Wor | ds: | 1 | 1 | | | | | | Cycl | es: | 1 | 1 | | | | | | Q C | ycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | Decode | Read<br>literal 'k' | Proces<br>Data | | Write to W | | | Example: ADDLW 0x15 Before Instruction W = 0x10After Instruction W = 0x25 | ADDWF | ADD W to | o f | | | | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-----------------------|--| | Syntax: | [ label ] A | [ label ] ADDWF f [,d [, | | | | | Operands: | $0 \le f \le 256$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 5 | | | | | Operation: | (W) + (f) - | → dest | | | | | Status Affected: | N, OV, C, | DC, Z | | | | | Encoding: | 0010 | 01da | ffff | ffff | | | Description: | Add W to register 'f'. If 'd' is 0, the result is stored in W. If 'd' is 1, the result is stored back in register 'f' (default). If 'a' is 0, the Access Bank will be selected. If 'a' is 1, the BSR is used. | | | | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | Decode | Read register 'f' | Proce<br>Data | | /rite to<br>stination | | | Example: | ADDWF | REG, | M | | | W = 0x17 REG = 0xC2 After Instruction W = 0xD9 REG = 0xC2 | ADDWFC | ADD W and Carry bit to f | | | | | | | |-------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--|--|--| | Syntax: | [ label ] AD | DDWFC | f [,d [,a | a]] | | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | | | Operation: | (W) + (f) + | $(C) \rightarrow d$ | est | | | | | | Status Affected: | N, OV, C, | DC, Z | | | | | | | Encoding: | 0010 | 00da | ffff | ffff | | | | | Description: | Add W, the<br>memory lo<br>result is plation 'f'. If 'a<br>will be sele<br>will not be | ocation 'f'<br>aced in \<br>aced in c<br>a' is 0, th<br>ected. If | . If 'd' is on the control of co | o, the<br>s 1, the<br>lory loca-<br>s Bank | | | | | Words: | 1 | | | | | | | | Cycles: | 1 | | | | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: ADDWFC REG, W Before Instruction Carry bit = REG = 1 0x02 0x4D After Instruction Carry bit = REG = 0x02 W 0x50 | AND | LW | AND liter | al with \ | W | | | |-------|---------------|----------------------------------------|------------|-----|----|----------| | Synt | ax: | [label] A | NDLW | k | | | | Ope | rands: | $0 \le k \le 25$ | 5 | | | | | Ope | ration: | (W) .AND | $k \to W$ | | | | | Statu | s Affected: | N, Z | | | | | | Enco | oding: | 0000 | 1011 | kkk | k | kkkk | | Desc | cription: | The conte<br>the 8-bit li<br>placed in | teral 'k'. | | | | | Word | ds: | 1 | | | | | | Cycl | es: | 1 | | | | | | QC | ycle Activity | : | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | Decode | Read literal | Proce | SS | Wr | ite to W | Example: ANDLW 0x5F 'k' Data **Before Instruction** 0xA3 After Instruction W 0x03 | ANDWF | AND W with f | | | | | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [ label ] ANDWF f [,d [,a]] | | | | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | | Operation: | (W) .AND. (f) $\rightarrow$ dest | | | | | | | Status Affected: | N, Z | | | | | | | Encoding: | 0001 01da ffff ffff | | | | | | | Description: | The contents of W are AND'ed with register 'f'. If 'd' is 0, the result is stored in W. If 'd' is 1, the result is stored back in register 'f' (default). If 'a' is 0, the Access Bank will be selected. If 'a' is 1, the BSR will not be overridden (default). | | | | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | _ | Q1 | Q2 | Q3 | Q4 | |---|--------|--------------|---------|-------------| | | Decode | Read | Process | Write to | | | | register 'f' | Data | destination | Example: ANDWF REG, W **Before Instruction** Q Cycle Activity: 0x17 REG 0xC2 After Instruction 0x02 REG 0xC2 | ВС | Branch if Carry | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------|-------|------|------| | Syntax: | [label] E | BC n | | | | Operands: | -128 ≤ n s | ≤ 127 | | | | Operation: | if carry bi<br>(PC) + 2 | | PC | | | Status Affected: | None | | | | | Encoding: | 1110 | 0010 | nnnn | nnnn | | Description: | If the Carry bit is 1, then the program will branch. The 2's complement number '2n' is added to the PC. Since the PC will | | | | have incremented to fetch the next instruction, the new address will be PC+2+2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: HERE ВС JUMP Before Instruction PC address (HERE) After Instruction If Carry PC 1; address (JUMP) If Carry PC 0; address (HERE+2) | BCF | Bit Clear | f | | | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------| | Syntax: | [ label ] [ | BCF f, | b[,a] | _ | | Operands: | $0 \le f \le 25$<br>$0 \le b \le 7$<br>$a \in [0,1]$ | 55 | | | | Operation: | $0 \rightarrow f < b >$ | | | | | Status Affected: | None | | | | | Encoding: | 1001 | bbba | ffff | ffff | | Description: | Bit 'b' in register 'f' is cleared. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q | 3 | Q4 | Example: BCF FLAG\_REG, Read register 'f' Process Data Write register 'f' Before Instruction $FLAG_REG = 0xC7$ After Instruction $FLAG_REG = 0x47$ Decode | BN | | Branch if | Negati | ve | | | |-------|-------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------|----------------------------|------------------------------------------------| | Synt | ax: | [label] B | N n | | | | | Ope | rands: | -128 ≤ n ≤ | 127 | | | | | Ope | ration: | if negative<br>(PC) + 2 + | | | | | | Statu | us Affected: | None | | | | | | Enco | oding: | 1110 | 0110 | nnr | ın | nnnn | | Desi | cription: | If the Neg-<br>program w<br>The 2's co<br>added to t<br>have incre<br>instruction<br>PC+2+2n.<br>two-cycle | vill brand<br>omplemented<br>he PC.<br>omented<br>on, the ne<br>This ins | ch.<br>ent nu<br>Since<br>I to fe<br>w add | imbe<br>the<br>tch<br>dres | er '2n' is<br>PC will<br>the next<br>s will be | | Wor | ds: | 1 | | | | | | Cycl | es: | 1(2) | | | | | | | Sycle Activity:<br>ump: | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | Decode | Read literal<br>'n' | Proce<br>Data | | Wri | te to PC | | | Decode | Read literal | Process | Write to PC | |----------|-----------|--------------|-----------|-------------| | | | 'n' | Data | | | | No | No | No | No | | | operation | operation | operation | operation | | No Jump: | | | | | If N | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: HERE Jump Before Instruction PC address (HERE) After Instruction If Negative PC If Negative PC 1; address (Jump) 0; address (HERE+2) | BNC | Branch if Not Carry | | | |------------------|----------------------------------------------------------------------------------------------------------------------|--|--| | Syntax: | [ label ] BNC n | | | | Operands: | -128 ≤ n ≤ 127 | | | | Operation: | if carry bit is '0' $(PC) + 2 + 2n \rightarrow PC$ | | | | Status Affected: | None | | | | Encoding: | 1110 0011 nnnn nnnn | | | | Description: | If the Carry bit is '0', then the program will branch. The 2's complement number '2n added to the PC. Since the PC. | | | have incremented to fetch the next instruction, the new address will be PC+2+2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: HERE Jump **Before Instruction** PC address (HERE) After Instruction If Carry PC address (Jump) If Carry PC 1; address (HERE+2) **BNN Branch if Not Negative** [label] BNN n Syntax: Operands: $-128 \le n \le 127$ Operation: if negative bit is '0' $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1110 0111 nnnn nnnn Description: If the Negative bit is '0', then the program will branch. The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC+2+2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: HERE Jump Before Instruction PC address (HERE) After Instruction If Negative PC address (Jump) If Negative PC address (HERE+2) | BNOV | Branch if Not Overflow | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [ label ] BNOV n | | | | | Operands: | -128 ≤ n ≤ 127 | | | | | Operation: | if overflow bit is '0' $(PC) + 2 + 2n \rightarrow PC$ | | | | | Status Affected: | None | | | | | Encoding: | 1110 0101 nnnn nnnn | | | | | Description: | If the Overflow bit is '0', then the program will branch. The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC+2+2n. This instruction is then a two-cycle instruction. | | | | 1 Words: Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | | Q1 | Q2 | Q3 | Q4 | |---|-------|--------------|---------|-----------| | D | ecode | Read literal | Process | No | | | | 'n' | Data | operation | Example: HERE BNOV Jump **Before Instruction** PC address (HERE) After Instruction If Overflow PC If Overflow PC address (Jump) 1; address (HERE+2) | BNZ Bi | ranch if Not Zero | |--------|-------------------| |--------|-------------------| Syntax: [label] BNZ n Operands: $-128 \le n \le 127$ Operation: if zero bit is '0' $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None 1110 Encoding: 0001 nnnn nnnn Description: If the Zero bit is '0', then the program will branch. The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC+2+2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: HERE Jump **Before Instruction** PC address (HERE) After Instruction If Zero PC address (Jump) If Zero PC 1; address (HERE+2) Syntax: [label] BRA n Operands: $-1024 \le n \le 1023$ Operation: $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1101 0nnn nnnn nnnn Description: Add the 2's complement number > '2n' to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC+2+2n. This instruction is a two- cycle instruction. Words: 1 Cycles: 2 Q Cycle Activity: | _ | Q1 | Q2 | Q3 | Q4 | |---|-----------|--------------|-----------|-------------| | | Decode | Read literal | Process | Write to PC | | | | ʻn' | Data | | | | No | No | No | No | | | operation | operation | operation | operation | Example: HERE BRA Jump Before Instruction PC address (HERE) After Instruction PC address (Jump) | BSF | Bit Set f | |------------------|-------------------------------------------------------| | Syntax: | [label] BSF f,b[,a] | | Operands: | $0 \le f \le 255$<br>$0 \le b \le 7$<br>$a \in [0,1]$ | | Operation: | $1 \rightarrow f < b >$ | | Ctatus Affactad. | Name | Status Affected: None Encoding: 1000 bbba ffff ffff Description: Bit 'b' in register 'f' is set. If 'a' is 0, Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. Words: 1 Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: FLAG\_REG, 7 Before Instruction FLAG\_REG = 0x0A After Instruction FLAG\_REG 0x8A | Operands: $0 \le f \le 0 \le b$<br>$0 \le b$<br>$0 \le f \le 0 \le b$<br>$0 \le f \le 0 \le b$<br>$0 \le f \le 0 \le b$<br>$0 \le f \le 0 \le b$<br>$0 \le f \le 0 \le b$<br>Status Affected: None Encoding: 101 Description: If bit 'next in the state of | <pre> ≤7 ,1] (f<b>) = 0 1</b></pre> | o, then the ed. ext instruction and a NOP is ng this a two-0, the ected, over- 'a' = 1, then | Oper<br>Statu<br>Enco | eax: rands: ration: us Affected: roding: cription: | $0 \le f \le 255$<br>$0 \le b < 7$<br>$a \in [0,1]$<br>skip if (f<br>None $\begin{array}{c} 1010 \\ \hline 1010 \\ \hline \\ If bit 'b' in r \\ \\ next instruction execut \\ \\ NOP is execut \\ \\ Access Barriding the E$ | | , then the ed. xt instruction nt instruction ded and a , making this f 'a' is 0, the ected, overa' = 1, then | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | $0 \le b$ $a \in [0]$ Operation: skip if Status Affected: None Encoding: 101 Description: If bit 'next if bit' fetched execute execute execute execute exity if the bit's fetched execute | <pre> ≤7 ,1] (f<b>) = 0 1</b></pre> | o, then the ed. ext instruction and a NOP is ng this a two-0, the ected, over- | Oper<br>Statu<br>Enco | ration:<br>as Affected:<br>oding: | $0 \le b < 7$<br>$a \in [0,1]$<br>skip if (f<br>None $\begin{array}{c} 1010 \\ \hline 1010 \\ \hline \end{array}$ If bit 'b' in r<br>next instruct<br>If bit 'b' is 1<br>fetched duttion execut<br>NOP is exect<br>a two-cyclet<br>Access Bartiding the E | bbba ffff egister 'f' is 1 ction is skippe , then the nex ring the currer ion, is discard cuted instead, e instruction. I' nk will be sele SSR value. If ' | , then the ed. xt instruction nt instruction ded and a , making this f 'a' is 0, the ected, overa' = 1, then | | Status Affected: None Encoding: 101 Description: If bit 'next i If bit 'fetche execu execu cycle Acces riding the ba | bbba ff o' in register 'f' is on struction is skippe o' is 0, then the new diduring the currention is discarded, atted instead, making instruction. If 'a' is see Bank will be selected and will be selected and will be selected. | o, then the ed. ext instruction and a NOP is ng this a two-0, the ected, over- | Statu<br>Enco | s Affected:<br>oding: | None 1010 If bit 'b' in r next instruct instruct instruct in the life bit 'b' is 1 fetched durition execut NOP is exect a two-cycle Access Barriding the E | egister 'f' is 1 ction is skippe , then the nex ring the currer ion, is discard cuted instead, a instruction. I'nk will be selesSR value. If ' | , then the ed. xt instruction nt instruction ded and a , making this f 'a' is 0, the ected, overa' = 1, then | | Encoding: Description: If bit 'next i lf bit 'fetche execute execute execute execute execute existing the base in i | o' in register 'f' is on<br>enstruction is skippe<br>o' is 0, then the ne<br>ed during the curre<br>tion is discarded, it<br>ted instead, makin<br>instruction. If 'a' is<br>as Bank will be selected<br>the BSR value. If<br>ank will be selected | o, then the ed. ext instruction and a NOP is ng this a two-0, the ected, over- | Enco | oding: | If bit 'b' in r<br>next instruct<br>If bit 'b' is 1<br>fetched dut<br>tion execut<br>NOP is exect<br>a two-cyclet<br>Access Bar<br>riding the E | register 'f' is 1 ction is skippe, then the new ring the currer ion, is discard cuted instead, instruction. I hk will be seles SR value. If ' | , then the ed. xt instruction nt instruction ded and a , making this f 'a' is 0, the ected, overa' = 1, then | | Description: If bit 'next i If bit 'fetche execu execu cycle Acces riding the ba | o' in register 'f' is on<br>enstruction is skippe<br>o' is 0, then the ne<br>ed during the curre<br>tion is discarded, it<br>ted instead, makin<br>instruction. If 'a' is<br>as Bank will be selected<br>the BSR value. If<br>ank will be selected | o, then the ed. ext instruction and a NOP is ng this a two-0, the ected, over- | | _ | If bit 'b' in r<br>next instruct<br>If bit 'b' is 1<br>fetched durtion execut<br>NOP is execut<br>a two-cycle<br>Access Bar<br>riding the E | register 'f' is 1 ction is skippe, then the new ring the currer ion, is discard cuted instead, instruction. I hk will be seles SR value. If ' | , then the ed. xt instruction nt instruction ded and a , making this f 'a' is 0, the ected, overa' = 1, then | | next i<br>If bit '<br>fetche<br>exect<br>exect<br>cycle<br>Acces<br>riding<br>the ba | nstruction is skipped is 0, then the need during the curre attion is discarded, atted instead, making instruction. If 'a' is as Bank will be selected the BSR value. If ank will be selected | ed. ext instruction int instruction and a NOP is ng this a two- 0, the ected, over- 'a' = 1, then | Desc | eription: | next instruction life bit 'b' is 1 fetched duration execut NOP is executed a two-cycled Access Barriding the E | ction is skipped, then the new ring the currer ion, is discard cuted instead, a instruction. It will be selest value. If ' | ed. ext instruction nt instruc- ded and a , making this f 'a' is 0, the ected, over- a' = 1, then | | next instruction is skipped. If bit 'b' is 0, then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). | | | | BSR value | | . ас рег иле | | | Words: 1 | | | Word | ds: | 1 | | | | Cycles: 1(2) Note: | 3 cycles if skip a<br>by a 2-word inst | | Cycle | es: | | cycles if skip a<br>a 2-word inst | | | Q Cycle Activity: | | | QC | ycle Activity: | | | | | Q1 Q2 | | Q4 | ŗ | Q1 | Q2 | Q3 | Q4 | | Decode Rea | | No operation | | Decode | Read register 'f' | Process Data | No operation | | If skip: | | | If sk | - | | | | | Q1 Q2 | | Q4 | ſ | Q1 | Q2 | Q3 | Q4 | | No No operation operation | | No operation | | No operation | No operation | No operation | No operation | | If skip and followed by 2 | | op a como co | If skip and followed by 2-word instruction: | | | | | | Q1 Q2 | | Q4 | | Q1 | Q2 | Q3 | Q4 | | No No | | No | | No | No | No | No | | operation operation | - ' | operation | | operation | operation | operation | operation | | No No operation operation | No<br>ion operation | No<br>operation | | No<br>operation | No<br>operation | No<br>operation | No<br>operation | | Example: HERE FALSE TRUE | BTFSC FLAG | G, 1 | Exan | nple: | HERE B'<br>FALSE :<br>TRUE : | IFSS FLAG | , 1 | | Before Instruction | | | | Before Instru | ction | | | | PC = | | | | PC | | lress (HERE) | | | After Instruction If FLAG<1> = PC = If FLAG<1> = PC = | GUUICOO (REKE) | | , | After Instruct<br>If FLAG<<br>PC | 1> = 0; | lress (FALSE) | | | ВТG | Bit Toggle f | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--| | Syntax: | [ label ] E | [ label ] BTG f,b[,a] | | | | | Operands: | $0 \le f \le 255$<br>$0 \le b < 7$<br>$a \in [0,1]$ | | | | | | Operation: | $(\overline{f}) \to f$ | | | | | | Status Affected: | None | | | | | | Encoding: | 0111 bbba ffff ffff | | | | | | Description: | Bit 'b' in data memory location 'f' is inverted. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). | | | | | | Words: | 1 | | | | | | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: BTG PORTC, 4 1 Before Instruction: Cycles: Q Cycle Activity: PORTC = $0111 \ 0101 \ [0x75]$ After Instruction: PORTC = 0110 0101 [0x65] | BOV | Branch i | f Overflo | ow | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|------| | Syntax: | [label] [ | 3OV n | | | | Operands: | -128 ≤ n : | ≤ 127 | | | | Operation: | if overflow bit is '1' (PC) + 2 + 2n $\rightarrow$ PC | | | | | Status Affected: | None | | | | | Encoding: | 1110 | 0100 | nnnn | nnnn | | Description: | If the Overflow bit is '1', then the program will branch. The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC+2+2n. This instruction is then a | | | | 1 Words: Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | two-cycle instruction. If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: BOV JUMP Before Instruction PC address (HERE) After Instruction If Overflow PC If Overflow PC 1; address (JUMP) 0; address (HERE+2) | BZ | Branch if Zero | | | | |------------------|---------------------------------------------------|------|------|------| | Syntax: | [ label ] E | BZ n | | | | Operands: | $-128 \le n \le 127$ | | | | | Operation: | if Zero bit is '1' (PC) + 2 + 2n $\rightarrow$ PC | | | | | Status Affected: | None | | | | | Encoding: | 1110 | 0000 | nnnn | nnnn | Description: If the Zero bit is '1', then the program will branch. The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC+2+2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | <br>Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: HERE BZ Jump Before Instruction PC = address (HERE) After Instruction If Zero = 1 PC = address (Jump) If Zero = 0; PC = address (HERE+2) | CALL | Subroutine | Call | |------|--------------|------| | CALL | Jubi Gutille | Call | Syntax: [ label ] CALL k [,s] Operands: $0 \le k \le 1048575$ $s \in [0,1]$ Operation: (PC) + 4 $\rightarrow$ TOS, $k \rightarrow PC<20:1>$ , if s = 1 $\begin{array}{l} \text{(W)} \rightarrow \text{WS,} \\ \text{(STATUS)} \rightarrow \text{STATUSS,} \end{array}$ $(BSR) \rightarrow BSRS$ Status Affected: None Encoding: 1st word (k<7:0>) 2nd word(k<19:8>) | <u>.</u> | | | | |----------|---------------------|--------------------|-------------------| | 1110 | 110s | k <sub>7</sub> kkk | kkkk <sub>0</sub> | | 1111 | k <sub>19</sub> kkk | kkkk | kkkk <sub>8</sub> | Description: Subroutine call of entire 2 Mbyte memory range. First, return address (PC+ 4) is pushed onto the return stack. If 's' = 1, the W, STATUS and BSR registers are also pushed into their respective shadow registers, WS, STATUSS and BSRS. If 's' = 0, no update occurs (default). Then, the 20-bit value 'k' is loaded into PC<20:1>. CALL is a two-cycle instruction. Words: 2 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|------------|--------------| | Decode | Read literal | Push PC to | Read literal | | | 'k'<7:0>, | stack | 'k'<19:8>, | | | | | Write to PC | | No | No | No | No | | operation | operation | operation | operation | **Example**: HERE CALL THERE, FAST Before Instruction PC = address (HERE) After Instruction PC = address (THERE) TOS = address (HERE + 4) WS = W BSRS = BSR STATUSS= STATUS | CLR | F | Clear f | | | | | |-------------------|--------------------|-------------------------------------------------------------------------|-----------------------------------------|------------------------------------|---------------------------------|--| | Synt | ax: | [ label ] C | LRF f[ | ,a] | | | | Ope | rands: | $0 \le f \le 25$ $a \in [0,1]$ | 5 | | | | | Ope | ration: | $\begin{array}{c} 000h \rightarrow f \\ 1 \rightarrow Z \end{array}$ | | | | | | Statu | Status Affected: Z | | | | | | | Enco | oding: | 0110 101a ffff ffff | | | | | | Desc | cription: | Clears the register. If will be sel value. If 'a be selected (default). | ' 'a' is 0,<br>ected, ov<br>a' = 1, the | the Acce<br>verriding<br>en the ba | ess Bank<br>the BSR<br>ank will | | | Word | ds: | 1 | 1 | | | | | Cycles: | | 1 | 1 | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | Read | Proces | ss | Write | | **Example**: CLRF FLAG\_REG register 'f' Data register 'f' Before Instruction $FLAG_REG = 0x5A$ After Instruction $FLAG_REG = 0x00$ | CLR | WDT | Clear Watchdog Timer | | | | | |-------|-----------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------|----|---------------| | Synt | ax: | [label] ( | CLRWD | Γ | | | | Ope | rands: | None | | | | | | Ope | ration: | | | | | | | Statu | us Affected: | $\overline{TO}, \overline{PD}$ | TO, PD | | | | | Enco | oding: | 0000 | 0000 | 0000 0100 | | 0100 | | Des | cription: | Watchdog postscaler | CLRWDT instruction resets the Watchdog Timer. It also resets the postscaler of the WDT. Status bits TO and PD are set. | | | | | Wor | ds: | 1 | 1 | | | | | Cycl | es: | 1 | 1 | | | | | QC | cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | | | Q4 | | | Decode | No operation | Proces<br>Data | | ор | No<br>eration | Example: CLRWDT Before Instruction WDT Counter = After Instruction WDT Counter = 0x00 WDT Postscaler = 0 TO = 1 PD = 1 | COI | ИF | Complement f | | | | |-------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|----------------------| | Syn | tax: | [label] ( | [ label ] COMF f [,d [,a]] | | | | Ope | rands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | • • • | | | | Оре | ration: | $(\overline{f}) \rightarrow de$ | est | | | | Stat | us Affected: | N, Z | | | | | Enc | oding: | 0001 | 11da | ffff | ffff | | Des | cription: | The contents of register 'f' are complemented. If 'd' is 0, the result is stored in W. If 'd' is 1, the result is stored back in register 'f' (default). If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). | | | | | Wor | ds: | 1 | | | | | Cycles: | | 1 | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | Decode | Read register 'f' | Proce<br>Data | | Write to destination | ${\tt COMF}$ = 0x13 = 0x13 0xEC Before Instruction REG W After Instruction REG | CPFSEQ | Compar | e f with \ | N, skip if | f = W | |------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | Syntax: | [ label ] | CPFSEC | ⊋ f [,a] | | | Operands: | $0 \le f \le 25$ $a \in [0,1]$ | 55 | | | | Operation: | (f) – (W),<br>skip if (f) = (W)<br>(unsigned comparison) | | | | | Status Affected: | None | | | | | Encoding: | 0110 | 001a | ffff | ffff | | Description: | memory of W by p subtracti If "f" = W, tion is dis executed two-cycle Access E riding the the bank | location ' performin on. then the scarded a l instead, e instructi Bank will e BSR val | ntents of off' to the off' to the off an unsite fetched in and a NOI making toon. If 'a' is be selected as lt). | contents<br>igned<br>instruc-<br>e is<br>this a<br>s 0, the<br>ed, over-<br>= 1, then | | Words: | 1 | | | | | Cycles: | 1(2)<br><b>Note:</b> 3 | cycles if | skip and | followed | ### Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------------|-----------------|--------------| | Decode | Read register 'f" | Process<br>Data | No operation | | | register t | Data | operati | by a 2-word instruction. #### If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | #### If skip and followed by 2-word instruction: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | | No | No | No | No | | operation | operation | operation | operation | Example: CPFSEQ REG HERE NEQUAL EQUAL Before Instruction PC Address = HERE W ? REG After Instruction If REG PC Address (EQUAL) If REG PC Address (NEQUAL) REG, W Example: | CPFSGT | Compare f with W, skip if f > W | |--------|---------------------------------| | | | | | [ | Syntax: [label] CPFSGT f [,a] > $0 \le f \le 255$ $a \in [0,1]$ Operation: (f) - (W),skip if (f) > (W) (unsigned comparison) Status Affected: None Operands: Encoding: 0110 010a ffff ffff Description: Compares the contents of data memory location 'f' to the contents of the W by performing an unsigned subtraction. If the contents of 'f' are greater than the contents of WREG, then the fetched instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). Words: 1 Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: | _ | Q1 | Q2 | Q3 | Q4 | |---|--------|--------------|---------|-----------| | Ī | Decode | Read | Process | No | | | | register 'f' | Data | operation | If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | If skip and followed by 2-word instruction: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | | No | No | No | No | | operation | operation | operation | operation | Example: HERE CPFSGT REG > NGREATER GREATER Before Instruction PC Address (HERE) W After Instruction If REG W: Address (GREATER) If REG W: ≤ PC Address (NGREATER) #### **CPFSLT** Compare f with W, skip if f < W Syntax: [label] CPFSLT f[,a] Operands: $0 \le f \le 255$ $a \in [0,1]$ Operation: (f) - (W), skip if (f) < (W) (unsigned comparison) Status Affected: None Encoding: 0110 000a ffff ffff Description: Compares the contents of data memory location 'f' to the contents of W by performing an unsigned subtraction. If the contents of 'f' are less than the contents of W. then the fetched instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. If 'a' is 0, the Access Bank will be selected. If 'a' is 1, the BSR will not be overridden (default). Words: 1 Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | No | | | register 'f' | Data | operation | If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | If skip and followed by 2-word instruction: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | | No | No | No | No | | operation | operation | operation | operation | Example: HERE CPFSLT REG NLESS LESS Before Instruction PC W Address (HERE) After Instruction If REG W: < PC Address (LESS) If REG ≥ w. PC Address (NLESS) | DAW | Decimal | Adjust \ | W Regist | er | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|------| | Syntax: | [ label ] | DAW | | | | Operands: | None | | | | | Operation: | If [W<3:0> >9] or [DC = 1] then $(W<3:0>) + 6 \rightarrow W<3:0>$ ; else $(W<3:0>) \rightarrow W<3:0>$ ; If [W<7:4> >9] or [C = 1] then $(W<7:4>) + 6 \rightarrow W<7:4>$ ; else $(W<7:4>) \rightarrow W<7:4>$ ; | | | | | Status Affected: | C, DC | | | | | Encoding: | 0000 | 0000 | 0000 | 0111 | | Description: | DAW adjusts the eight-bit value in W, resulting from the earlier addition of two variables (each in packed BCD format) and produces | | | | W, resulting from the earlier addition of two variables (each in packed BCD format) and produces a correct packed BCD result. The carry bit may be set by DAW regardless of its setting prior to the DAW instruction. Words: 1 Cycles: 1 #### Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|------------|---------|-------| | Decode | Read | Process | Write | | | register W | Data | W | Example1: DAW #### Before Instruction W = 0xA5 C = 0DC = 0 #### After Instruction W = 0x05 C = 1DC = 0 #### Example 2: #### Before Instruction W = 0xCE C = 0 DC = 0 #### After Instruction W = 0x34 C = 1DC = 0 | DEC | F | Decreme | Decrement f | | | | | |-------|----------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------|--|--| | Synt | ax: | [label] [ | DECF 1 | f [,d [,a]] | | | | | Ope | rands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | - · - | | | | | | Ope | ration: | $(f)-1\to c$ | dest | | | | | | Statu | us Affected: | C, DC, N, | C, DC, N, OV, Z | | | | | | Enco | oding: | 0000 | 01da | ffff | ffff | | | | Desc | cription: | Decrement result is stresult is stresult is stresult is stresult. I Bank will the BSR value BSR value | tored in<br>tored ba<br>If 'a' is o<br>be select<br>value. If<br>be select | W. If 'd' ack in req t, the Acc acted, ove a' = 1, t ated as p | is 1, the<br>gister 'f'<br>cess<br>erriding<br>then the | | | | Wor | ds: | 1 | | | | | | | Cycl | es: | 1 | | | | | | | QC | ycle Activity: | | | | | | | | | Q1 | Q2 | Q | 3 | Q4 | | | | | Decode | Read | Proce | ess | Write to | | | Example: DECF CNT, register 'f' #### Before Instruction $\begin{array}{ccc} \mathsf{CNT} & = & \mathsf{0x01} \\ \mathsf{Z} & = & \mathsf{0} \end{array}$ #### After Instruction CNT = 0x00 Z = 1 destination Data | DECFSZ | Decreme | nt f, skip if ( | ) | DCI | FSNZ | Decreme | nt f, skip if r | ot 0 | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------|------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------| | Syntax: | [ label ] | DECFSZ f[ | ,d [,a]] | Syn | tax: | [label] [ | OCFSNZ f | [,d [,a]] | | Operands: | $0 \le f \le 258$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 5 | | Оре | erands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 5 | | | Operation: | (f) $-1 \rightarrow 0$ skip if resu | | | Оре | eration: | (f) $-1 \rightarrow 0$ skip if resu | | | | Status Affected: | None | | | Stat | us Affected: | None | | | | Encoding: | 0010 | 11da ff | ff ffff | Enc | oding: | 0100 | 11da ffi | ff ffff | | Description: | The contents of register 'f' are decremented. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is placed back in register 'f' (default). If the result is 0, the next instruction, which is already fetched, is discarded, and a NOP is executed instead, making it a two-cycle instruction. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). | | Des | scription: | remented. placed ba placed ba If the resu instruction fetched, is executed cycle instr Access Ba overriding then the b | nts of register. If 'd' is 0, th W. If 'd' is 1, ck in register It is not 0, th a, which is all a discarded, a instead, mak ruction. If 'a' i ank will be set the BSR val ank will be set SR value (de | the result is 'f' (default). e next ready and a NOP is ting it a two- is 0, the elected, ue. If 'a' = 1, elected as | | | Words: | 1 | ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( | | Woi | rds: | 1 | , | | | Cycles: | 1(2) | | | Cyc | | 1(2) | | | | Gyoloo. | Note: 3 c | ycles if skip<br>a 2-word ins | and followed truction. | | | Note: 3 c | cycles if skip<br>a 2-word ins | and followed struction. | | Q Cycle Activity | <b>/</b> : | | | Q ( | Cycle Activity | : | | | | Q1 | Q2 | Q3 | Q4 | <b>-</b> | Q1 | Q2 | Q3 | Q4 | | Decode | Read | Process | Write to | | Decode | Read | Process | Write to | | If skip: | register 'f' | Data | destination | _<br>اf د | kip: | register 'f' | Data | destination | | Q1 | Q2 | Q3 | Q4 | 0 | Q1 | Q2 | Q3 | Q4 | | No | No | No | No | ] | No | No | No | No | | operation | operation | operation | operation | | operation | operation | operation | operation | | If skip and follo | | | | If s | kip and follov | <del>-</del> | | | | Q1 | Q2 | Q3 | Q4 | 7 | Q1 | Q2 | Q3 | Q4 | | No | No | No | No | | No | No | No | No | | operation<br>No | operation<br>No | operation<br>No | operation<br>No | 1 | operation<br>No | operation<br>No | operation<br>No | operation<br>No | | operation | operation | operation | operation | ] | operation | operation | operation | operation | | Example: | HERE<br>CONTINUE | DECFSZ<br>GOTO | CNT<br>LOOP | <u>Exa</u> | mple: | ZERO | DCFSNZ TEN<br>:<br>: | MP | | Before Insti<br>PC | = Address | s (HERE) | | | Before Instru | uction = | ? | | | If CNT | = CNT - 1<br>= 0;<br>= Address<br>≠ 0; | s (CONTINUE<br>s (HERE+2) | Σ) | | After Instruc TEMP If TEMP PC If TEMP PC | tion = = = = = = = = = = = = = = = = = = = | TEMP - 1,<br>0;<br>Address (3<br>0;<br>Address (3 | | | GOTO | Uncondi | tional B | | | |-----------------------------------------------------|------------------|-----------------------------|----------------------------|----------------------------------------| | Syntax: | [ label ] | GOTO | k | | | Operands: | $0 \le k \le 10$ | 048575 | | | | Operation: | $k \to PC <$ | 20:1> | | | | Status Affected: | None | | | | | Encoding:<br>1st word (k<7:0>)<br>2nd word(k<19:8>) | 1110<br>1111 | 1111<br>k <sub>19</sub> kkk | k <sub>7</sub> kkk<br>kkkk | kkkk <sub>0</sub><br>kkkk <sub>8</sub> | | Description: | GOTO allo | ws an u | nconditio | nal | branch anywhere within entire 2 Mbyte memory range. The 20-bit value 'k' is loaded into PC<20:1>. GOTO is always a two-cycle instruction. Words: 2 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|------------------------|--------------|-------------------------| | Decode | Read literal 'k'<7:0>, | No operation | Read literal 'k'<19:8>, | | | | | Write to PC | | No | No | No | No | | operation | operation | operation | operation | Example: GOTO THERE After Instruction PC = Address (THERE) | INC | = | Incremen | t f | | | | | |-------|----------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------|--|--| | Synt | ax: | [ label ] | [ label ] INCF f [,d [,a]] | | | | | | Ope | rands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | | Ope | ration: | $(f) + 1 \rightarrow c$ | dest | | | | | | Statu | us Affected: | C, DC, N, | OV, Z | | | | | | Enco | oding: | 0010 | 10da | ffff | ffff | | | | Desc | cription: | The conte incremente placed in N placed bac If 'a' is 0, t selected, of If 'a' = 1, tl selected a (default). | ed. If 'd'<br>W. If 'd' is<br>ck in regi<br>he Acce<br>overriding<br>hen the l | is 0, the s 1, the lister 'f' (o ss Bank g the BS | result is<br>result is<br>default).<br>will be<br>R value.<br>be | | | | Wor | ds: | 1 | 1 | | | | | | Cycl | es: | 1 | | | | | | | Q C | ycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | Decode | Read register 'f' | Proces<br>Data | | rite to stination | | | $\begin{array}{lll} \underline{\text{Example:}} & \text{INCF} & \text{CNT}\,, \\ \\ & \text{Before Instruction} \\ & \text{CNT} & = & \text{0xFF} \\ & Z & = & 0 \\ & C & = & ? \\ & \text{DC} & = & ? \\ \\ & \text{DC} & = & ? \\ \\ & \text{After Instruction} \\ & \text{CNT} & = & \text{0x00} \\ & Z & = & 1 \\ & C & = & 1 \\ & \text{DC} & = & 1 \\ \end{array}$ | INC | NCFSZ Increment f, skip if 0 | | INF | SNZ | Incremen | t f, skip if no | ot 0 | | | |-------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------| | Synt | ax: | [ label ] | NCFSZ f[ | ,d [,a]] | Syn | tax: | [ label ] | INFSNZ f[ | ,d [,a]] | | Ope | rands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 5 | | Оре | erands: | $0 \le f \le 258$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 5 | | | Ope | ration: | (f) + 1 $\rightarrow$ c skip if resu | | | Оре | eration: | (f) + 1 $\rightarrow$ skip if res | | | | Statu | us Affected: | None | | | Stat | us Affected: | None | | | | Enco | oding: | 0011 | 11da ff | ff ffff | End | oding: | 0100 | 10da ff: | ff ffff | | Desc | cription: | The contents of register 'f' are incremented. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is placed back in register 'f'. (default) If the result is 0, the next instruction, which is already fetched, is discarded, and a NOP is executed instead, making it a two-cycle instruction. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). | | Des | ecription: | increment placed in placed ba If the resu instruction fetched, is executed cycle instruction Access Bariding the the bank with the bank with placed in the p | BSR value. If | the result is<br>the result is<br>"f" (default).<br>e next<br>ready<br>and a NOP is<br>ing it a two- | | | Word | ds: | 1 | | | Wo | rds: | 1 | | | | Cycl | es: | | cles if skip a<br>2-word ins | and followed | Сус | eles: | | cycles if skip<br>a 2-word ins | and followed | | Q C | ycle Activity: | - | | | Q | Cycle Activity | - | | | | | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | | Decode | Read register 'f' | Process<br>Data | Write to destination | | Decode | Read register 'f' | Process<br>Data | Write to destination | | If sk | tip: | | | | If s | kip: | | | | | i | Q1 | Q2 | Q3 | Q4 | 1 | Q1 | Q2 | Q3 | Q4 | | | No operation | No operation | No operation | No operation | | No operation | No operation | No operation | No operation | | lf sk | • | red by 2-wor | | | l<br>Ifs | kip and follow | | | | | | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | | No operation | No operation | No operation | No operation | | No operation | No operation | No operation | No operation | | | No<br>operation | No<br>operation | No operation | No operation | | No operation | No operation | No<br>operation | No operation | | Exar | mple: | NZERO | INCFSZ CI<br>: | 1T | <u>Exa</u> | mple: | HERE<br>ZERO<br>NZERO | INFSNZ REG | 3 | | | Before Instru | | | | | Before Instruction | | | | | | PC | = Address | (HERE) | | | PC = Address (HERE) | | | | After Instruction REG = If REG PC If REG PC REG + 1 0; Address (NZERO) 0; Address (ZERO) After Instruction Address (ZERO) 0; Address (NZERO) | IOR | LW | Inclusive | OR lite | ral with | w | | | |-------------------|--------------|--------------------------------------|-------------------|----------|-----------|--|--| | Synt | ax: | [ label ] | IORLW | k | | | | | Ope | rands: | $0 \le k \le 25$ | 55 | | | | | | Ope | ration: | (W) .OR. | $k \rightarrow W$ | | | | | | Statu | us Affected: | N, Z | | | | | | | Enco | oding: | 0000 | 1001 | kkkk | kkkk | | | | Des | cription: | The conte<br>the eight-<br>placed in | bit litera | | | | | | Wor | ds: | 1 | 1 | | | | | | Cycl | es: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | | | Decode | Read<br>literal 'k' | Proce<br>Data | | rite to W | | | Example: IORLW 0x35 Before Instruction 0x9A After Instruction W 0xBF | IOR | WF | Inclusive | OR W v | vith f | | | | |-------------------|--------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--| | Synt | ax: | [ label ] | IORWF | f [,c | d [,a]] | | | | Ope | rands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | | Ope | ration: | (W) .OR. | $(f) \rightarrow des$ | st | | | | | Statu | us Affected: | N, Z | | | | | | | Enco | oding: | 0001 | 00da | fff | f ffff | | | | Des | cription: | 'd' is 0, the<br>'d' is 1, the<br>register 'f'<br>Access Ba<br>riding the | e result i<br>e result i<br>(default<br>ank will t<br>BSR val<br>vill be se | is plactis plactis place. If 'a pe selue. If the lected in i | gister 'f'. If ced in W. If ced back in v' is 0, the ected, over- 'a' = 1, then d as per the | | | | Wor | ds: | 1 | | | | | | | Cycles: | | 1 | 1 | | | | | | Q Cycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | Decode | Read register 'f' | Proces<br>Data | | Write to destination | | | Example: IORWF RESULT, W Before Instruction RESULT = 0x13 0x91 After Instruction RESULT = 0x13 W 0x93 | LFSR | Load FSR | | | | | |------------------|-----------------------------------------------------------------------------------|--|--|--|--| | Syntax: | [ label ] LFSR f,k | | | | | | Operands: | $0 \le f \le 2$<br>$0 \le k \le 4095$ | | | | | | Operation: | $k \to FSRf$ | | | | | | Status Affected: | None | | | | | | Encoding: | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | Description: | The 12-bit literal 'k' is loaded into the file select register pointed to by 'f'. | | | | | | Words: | 2 | | | | | Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------------------|-----------------|--------------------------------| | Decode | Read literal<br>'k' MSB | Process<br>Data | Write<br>literal 'k'<br>MSB to | | | | | FSRfH | | Decode | Read literal | Process | Write literal | | | 'k' LSB | Data | 'k' to FSRfL | Example: LFSR 2, 0x3AB After Instruction $\begin{array}{lll} \mathsf{FSR2H} & = & \mathsf{0x03} \\ \mathsf{FSR2L} & = & \mathsf{0xAB} \end{array}$ | MOVF | Move f | | | | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|-------------------------------------------------------------------------------------------| | Syntax: | [ label ] | MOVF | f [,d [,a]] | | | Operands: | $0 \le f \le 25$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 55 | | | | Operation: | $f \to dest $ | | | | | Status Affected: | N, Z | | | | | Encoding: | 0101 | 00da | ffff | ffff | | Description: | The contents of register 'f' are moved to a destination dependent upon the status of 'd'. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is placed back in register 'f' (default). Location 'f' can be anywhere in the 256 byte bank. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). | | | pendent<br>is 0, the<br>s 1, the<br>ister 'f'<br>e any-<br>c. If 'a' is<br>R value.<br>be | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | Example: MOVF REG, W Before Instruction REG = 0x22 W = 0xFF After Instruction REG = 0x22 W = 0x22 Read register 'f' Process Data Write W Decode MOVFF Move f to f Syntax: [ label ] MOVFF f<sub>s</sub>,f<sub>d</sub> Operands: $0 \le f_s \le 4095 \\ 0 \le f_d \le 4095$ Operation: $(f_s) \rightarrow f_d$ Status Affected: None Encoding: 1st word (source) 2nd word (destin.) | 1100 | ffff | ffff | ffffg | |------|------|------|-------| | 1111 | ffff | ffff | ffffd | Description: The contents of source register 'f<sub>s</sub>' are moved to destination register 'f<sub>d</sub>'. Location of source 'f<sub>s</sub>' can be anywhere in the 4096 byte data space (000h to FFFh) and location of destination 'f<sub>d</sub>' can also be anywhere from 000h to FFFh. Either source or destination can be W (a useful special situation). MOVFF is particularly useful for transferring a data memory location to a peripheral register (such as the transmit buffer or an I/O port). The MOVFF instruction cannot use the PCL, TOSU, TOSH or TOSL as the destination register. The MOVFF instruction should not be used to modify interrupt settings while any interrupt is enabled (see the note on page 91). Words: 2 Cycles: 2 (3) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------------------------------|-----------------|---------------------------------| | Decode | Read<br>register 'f'<br>(src) | Process<br>Data | No<br>operation | | Decode | No<br>operation<br>No dummy<br>read | No<br>operation | Write<br>register 'f'<br>(dest) | Example: MOVFF REG1, REG2 Before Instruction REG1 = 0x33REG2 = 0x11 After Instruction REG1 = 0x33, REG2 = 0x33 | MOVLB I | Move literal | to low | mobile in | DOK | |---------|--------------|--------|-----------|-----| | | | | | | Syntax: [ label ] MOVLB k Operands: $0 \le k \le 255$ Operation: $k \to BSR$ Status Affected: None Encoding: 0000 0001 kkkk kkkk Description: The 8-bit literal 'k' is loaded into the Bank Select Register (BSR). Words: 1 Q Cycle Activity: Cycles: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|----------------| | Decode | Read literal | Process | Write | | | 'k' | Data | literal 'k' to | | | | | BSR | Example: MOVLB 5 Before Instruction BSR register = 0x02 1 After Instruction BSR register = 0x05 | MO\ | /LW | Move literal to W | | | | | |-------|-----------------|---------------------|--------------|----------|---------------|--| | Synt | ax: | [ label ] | MOVLW | k | | | | Ope | rands: | $0 \leq k \leq 255$ | | | | | | Ope | ration: | $k\toW$ | | | | | | Statu | us Affected: | None | | | | | | Enco | oding: | 0000 | 1110 | kkk | k kkkk | | | Des | cription: | The eigh | t-bit litera | l 'k' is | s loaded into | | | Wor | ds: | 1 | | | | | | Cycl | es: | 1 | | | | | | Q C | cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | Read<br>literal 'k' | Proce | | Write to W | | Example: MOVLW 0x5A After Instruction W = 0x5A | MO | /WF | Move W to f | | | | | | |-------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|-----------------------|--|--| | Synt | ax: | [ label ] | MOVWI | - f | [,a] | | | | Ope | rands: | $0 \le f \le 25$ $a \in [0,1]$ | $0 \le f \le 255$<br>a $\in [0,1]$ | | | | | | Оре | ration: | $(W) \rightarrow f$ | | | | | | | Statu | us Affected: | fected: None | | | | | | | Enco | oding: | 0110 | 111a | fff | f ffff | | | | Desi | cription: | Move data from W to register 'f'. Location 'f' can be anywhere in the 256 byte bank. If 'a' is 0, the Access Bank will be selected, over- riding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). | | | | | | | Wor | ds: | 1 | | | | | | | Cycl | es: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | | | Decode | Read register 'f' | Proce<br>Data | - | Write<br>register 'f' | | | Example: MOVWF Before Instruction W = 0x4F REG 0xFF After Instruction W 0x4F REG 0x4F | MULLW | Multiply Literal with W | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|------|--| | Syntax: | [ label ] | MULLW | k | | | | Operands: | $0 \le k \le 255$ | | | | | | Operation: | (W) x k – | PRODI | H:PRODL | - | | | Status Affected: | None | | | | | | Encoding: | 0000 | 1101 | kkkk | kkkk | | | Description: | An unsigned multiplication is carried out between the contents of W and the 8-bit literal 'k'. The 16-bit result is placed in PRODH:PRODL register pair. PRODH contains the high byte. W is unchanged. None of the status flags are affected. Note that neither overflow nor carry is possible in this operation. A zero result is possible but not detected. | | | | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | | | | | | | Q1 | Q2 | Q3 | · | Q4 | | | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|-----------| | Decode | Read | Process | Write | | | literal 'k' | Data | registers | | | | | PRODH: | | | | | PRODL | Example: MULLW 0xC4 Before Instruction W 0xE2 **PRODH** PRODL After Instruction W 0xE2 PRODH 0xAD = PRODL 0x08 | MULWF | Multiply W with f | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | [ label ] MULWF f [,a] | | | | | | Operands: | $0 \le f \le 255$<br>a $\in [0,1]$ | | | | | | Operation: | (W) $x (f) \rightarrow PRODH:PRODL$ | | | | | | Status Affected: | None | | | | | | Encoding: | 0000 001a ffff ffff | | | | | | | ried out between the contents of W and the register file location 'f'. The 16-bit result is stored in the PRODH:PRODL register pair. PRODH contains the high byte. Both W and 'f' are unchanged. None of the status flags are affected. Note that neither overflow nor carry is possible in this operation. A zero result is possible but not detected. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a'= 1, then the bank will be | | | | | 1 Words: Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | Write | | | register 'f' | Data | registers | | | | | PRODH: | | | | | PRODL | (default). selected as per the BSR value Example: MULWF REG **Before Instruction** 0xC4 W REG 0xB5 PRODH PRODL After Instruction W 0xC4 0xB5 0x8A 0x94 REG PRODH PRODL | NEGF | Negate f | | | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [ label ] NEGF f [,a] | | | | | Operands: | $0 \le f \le 255$<br>$a \in [0,1]$ | | | | | Operation: | $(\overline{f}) + 1 \rightarrow f$ | | | | | Status Affected: | N, OV, C, DC, Z | | | | | Encoding: | 0110 110a ffff ffff | | | | | Description: | Location 'f' is negated using two's complement. The result is placed in the data memory location 'f'. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Decode | Read | Process | Write | |--------|--------------|---------|--------------| | | register 'f' | Data | register 'f' | | | | | | Q3 Example: NEGF REG, 1 Before Instruction REG = 0011 1010 [0x3A] Q2 After Instruction Q1 REG = 1100 0110 [0xC6] | NOF | | No Operation | | | | | | |-------------------|--------------------|----------------|--------|------------|------|---------|--| | Synt | ax: | [ label ] | NOP | | | | | | Ope | rands: | None | | | | | | | Ope | ration: | No operation | | | | | | | Statu | us Affected: | Affected: None | | | | | | | Enco | oding: | 0000 | 0000 | 0 0000 000 | | 0000 | | | | 1111 xxxx xxx xxxx | | | | XXXX | | | | Des | cription: | No opera | tion. | | | | | | Wor | ds: | 1 | | | | | | | Cycl | es: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | | Decode | No | No | | | No | | | | | operation | operat | ion | ор | eration | | Example: None. | POP | Pop Top of Return Stack | | | | |------------------|---------------------------------|-----|--|--| | Syntax: | [ label ] | POP | | | | Operands: | None | | | | | Operation: | $(TOS) \rightarrow bit bucket$ | | | | | Status Affected: | None | | | | | Encoding: | 0000 0000 0000 0110 | | | | | Description: | The TOS value is pulled off the | | | | Description: The TOS value is pulled off the return stack and is discarded. The TOS value then becomes the previous value that was pushed onto the return stack. This instruction is provided to enable the user to properly manage the return stack to incorporate a software stack. Words: Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-----------|---------|-----------| | Decode | No | POP TOS | No | | | operation | value | operation | NEW Example: POP GOTO Before Instruction TOS 0x0031A2 Stack (1 level down) 0x014332 After Instruction TOS PC 0x014332 NEW **PUSH Push Top of Return Stack** Syntax: [label] PUSH Operands: None $(PC+2) \rightarrow TOS$ Operation: Status Affected: None Encoding: 0000 0000 0000 Description: The PC+2 is pushed onto the top of the return stack. The previous TOS value is pushed down on the stack. This instruction allows to implement a software stack by modifying TOS, and then push it onto the return stack. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|-----------|-----------| | Decode | PUSH PC+2 | No | No | | | onto return | operation | operation | | | stack | | | Example: PUSH Before Instruction TOS PC 0x00345A 0x000124 After Instruction PC TOS 0x000126 = 0x000126 0x00345A Stack (1 level down) **RCALL Relative Call** [label] RCALL n Syntax: Operands: $-1024 \le n \le 1023$ Operation: (PC) + $2 \rightarrow TOS$ , $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1101 1nnn nnnn nnnn Description: Subroutine call with a jump up to 1K from the current location. First, return address (PC+2) is pushed onto the stack. Then, add the 2's complement number '2n' to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC+2+2n. This Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|------------------|-----------------|-------------| | Decode | Read literal 'n' | Process<br>Data | Write to PC | | | Push PC to stack | | | | No | No | No | No | | operation | operation | operation | operation | instruction is a two-cycle instruc- Example: HERE RCALL Jump tion. Before Instruction PC = Address (HERE) After Instruction PC = Address (Jump) TOS = Address (HERE+2) | RESET | | Reset | | | | | |-------------|------------|--------------------------------------------------------------------|-------|-----|----|------| | Syntax: | | [ label ] | RESET | | | | | Operands: | | None | | | | | | Operation: | | Reset all registers and flags that are affected by a MCLR Reset. | | | | | | Status Affe | cted: | All | | | | | | Encoding: | | 0000 | 0000 | 111 | .1 | 1111 | | Description | ı <b>:</b> | This instruction provides a way to execute a MCLR Reset in softwar | | | | • | | Words: | | 1 | | | | | | Cycles: | | 1 | | | | | | Q Cycle A | ctivity: | | | | | | | Q | 1 | Q2 | Q3 | 3 | | Q4 | | Deco | ode | Start | No | | | No | Example: RESET After Instruction Registers = Reset Value Flags\* = Reset Value reset operation operation | RETFIE | Return from Interrupt | | | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | [ label ] RETFIE [s] | | | | | | Operands: | s ∈ [0,1] | | | | | | Operation: | $(TOS) \rightarrow PC$ ,<br>$1 \rightarrow GIE/GIEH$ or PEIE/GIEL,<br>if s = 1<br>$(WS) \rightarrow W$ ,<br>$(STATUSS) \rightarrow STATUS$ ,<br>$(BSRS) \rightarrow BSR$ ,<br>PCLATU, PCLATH are unchanged. | | | | | | Status Affected: | GIE/GIEH, PEIE/GIEL. | | | | | | Encoding: | 0000 0000 0001 000s | | | | | | Description: | Return from Interrupt. Stack is popped and Top-of-Stack (TOS) is loaded into the PC. Interrupts are enabled by setting either the high | | | | | enable bit. If 's' = 1, the contents of the shadow registers WS, STATUSS and BSRS are loaded into their corresponding registers, W, STATUS and BSR. If 's' = 0, no update of these registers occurs or low priority global interrupt (default). Words: 1 Cycles: 2 #### Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|--------------|---------------------| | Decode | No operation | No operation | pop PC from stack | | | | | Set GIEH or<br>GIEL | | No | No | No | No | | operation | operation | operation | operation | Example: RETFIE 1 After Interrupt | RETLW | Return L | iteral to | W | | |------------------|---------------------------------------------------------------|-------------------|--------------------------------------|--------------------------------| | Syntax: | [ label ] | RETLW | k | | | Operands: | $0 \le k \le 25$ | 55 | | | | Operation: | $k \rightarrow W$ , (TOS) $\rightarrow$ PCLATU, | , | H are und | hanged | | Status Affected: | None | | | | | Encoding: | 0000 | 1100 | kkkk | kkkk | | Description: | W is load<br>'k'. The p<br>from the t<br>address).<br>(PCLATH | rogram of the The | counter is<br>stack (the<br>haddress | loaded<br>ne return<br>s latch | | Words: | 1 | | | | | Cualant | 2 | | | | Cycles: 2 #### Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------------|---------------------|-----------------|-------------------------------------| | Decode | Read<br>literal 'k' | Process<br>Data | pop PC from<br>stack, Write<br>to W | | No operation | No operation | No operation | No operation | #### Example: ``` CALL TABLE ; W contains table ; offset value ; W now has ; table value : TABLE ADDWF PCL ; W = offset RETLW k0 ; Begin table RETLW k1 ; : : RETLW kn ; End of table ``` #### Before Instruction W = 0x07 After Instruction W = value of kn | RETURN | Return from Subroutine | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [ label ] RETURN [s] | | | | | Operands: | s ∈ [0,1] | | | | | Operation: | $ \begin{split} &(TOS) \to PC,\\ &if \; s = 1\\ &(WS) \to W,\\ &(STATUSS) \to STATUS,\\ &(BSRS) \to BSR,\\ &PCLATU, \; PCLATH \; are \; unchanged \end{split} $ | | | | | Status Affected: | None | | | | | Encoding: | 0000 0000 0001 001s | | | | | Description: | Return from subroutine. The stack is popped and the top of the stack (TOS) is loaded into the program counter. If 's'= 1, the contents of the shadow registers WS, STATUSS and BSRS are loaded into their corresponding registers, W, STATUS and BSR. If 's' = 0, no update of these registers occurs (default). | | | | | Words: | 1 | | | | | Cycles: | 2 | | | | Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-------------| | Decode | No | | pop PC from | | | operation | Data | stack | | No | No | No | No | | operation | operation | operation | operation | Example: RETURN > After Interrupt PC = TOS | RLCF | Rotate L | eft f thro | ugh Car | ry | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------|--------------------| | Syntax: | [ label ] | RLCF | f [,d [,a] | ] | | Operands: | $0 \le f \le 25$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 5 | | | | Operation: | (f<7>) → | $(f) \rightarrow dest, (f<7>) \rightarrow C, (C) \rightarrow dest<0>$ | | | | Status Affected: | C, N, Z | | | | | Encoding: | 0011 | 01da | ffff | ffff | | Description: | The contents of register 'f' are rotated one bit to the left through the Carry Flag. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is stored back in register 'f' (default). If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | | Q4 | | Decode | Read register 'f' | Proces<br>Data | - | rite to<br>ination | Example: RLCF REG, W Before Instruction REG C = 1110 0110 = 0 After Instruction REG = 1110 0110 = 1100 1100 | RLNCF | Rotate L | Rotate Left f (no carry) | | | | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------|----------------------------------------|--| | Syntax: | [ label] | RLNCF | f [,d [,a | a]] | | | Operands: | $0 \le f \le 25$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 5 | | | | | Operation: | $ \begin{array}{c} (f{<}n{>}) \to \\ (f{<}7{>}) \to \end{array} $ | | l>, | | | | Status Affected: | N, Z | | | | | | Encoding: | 0100 | 01da | ffff | ffff | | | | rotated one bit to the left. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is stored back in register 'f' (default). If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as per the BSR value (default). | | | register<br>ccess<br>riding<br>nen the | | | | | regis | ster f | | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | | Q4 | | | Decode | Read register 'f' | Process<br>Data | | rite to<br>ination | | RLNCF REG 1010 1011 0101 0111 **RRCF** Rotate Right f through Carry Syntax: [label] RRCF f[,d[,a]] Operands: $0 \le f \le 255$ $d \in [0,1]$ $a \in [0,1]$ Operation: $(f<n>) \rightarrow dest<n-1>$ , $(f<0>) \rightarrow C$ , (C) $\rightarrow$ dest<7> Status Affected: C, N, Z 0011 Encoding: 00da ffff ffff Description: The contents of register 'f' are rotated one bit to the right through the Carry Flag. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is placed back in register 'f' (default). If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as per the BSR value (default). С register f Words: Cycles: 1 Q Cycle Activity: Q3 Q4 Q1 Q2 Decode Read **Process** Write to register 'f' Data destination Example: REG, W RRCF С Example: Before Instruction REG REG After Instruction | RRNCF | Rotate Right f (no carry) | | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|-----------------------------------------------------------| | Syntax: | [ label ] | RRNCF | f [,d [,a | a]] | | Operands: | $0 \le f \le 25$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 5 | | | | Operation: | $(f) \rightarrow dest,$<br>$(f<0>) \rightarrow dest<7>$ | | | | | Status Affected: | N, Z | | | | | Encoding: | 0100 | 00da | ffff | ffff | | Description: | The contents of register 'f' are rotated one bit to the right. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is placed back in register 'f' (default). If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as per the BSR value (default). | | | If 'd' is '. If 'd' is in regis- e Access rriding nen the | | | | | | | Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example 1: RRNCF REG, 1, 0 Before Instruction REG = 1101 0111 After Instruction REG = 1110 1011 Example 2: RRNCF REG, W Before Instruction W = ? REG = 1101 0111 After Instruction W = 1110 1011 REG = 1101 0111 | | SET | F | Set f | | | | | |-------------------------------|-------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|---|---------------------| | Syntax: [ label ] SETF f [,a] | | | | | | | | | | Ope | rands: | $0 \le f \le 255$<br>a $\in [0,1]$ | | | | | | | Ope | ration: | $FFh \to f$ | | | | | | | Statu | us Affected: | None | | | | | | | Enco | oding: | 0110 | 100a | fff | f | ffff | | | Desc | cription: | The contents of the specified register are set to FFh. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as per the BSR value (default). | | | | | | Words:<br>Cycles: | | ds: | 1 | | | | | | | | es: | 1 | | | | | | Q Cycle Activity: | | | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | | Decode | Read register 'f' | Proce<br>Data | | - | Vrite<br>jister 'f' | Example: SETF REG Before Instruction REG = 0x5A After Instruction REG = 0xFF | SLEEP | Enter Sleep mode | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [label] SLEEP | | | | | Operands: | None | | | | | Operation: | $\begin{array}{l} \text{00h} \rightarrow \text{WDT,} \\ \text{0} \rightarrow \text{WDT postscaler,} \\ \text{1} \rightarrow \overline{\text{TO}}, \\ \text{0} \rightarrow \overline{\text{PD}} \end{array}$ | | | | | Status Affected: | $\overline{TO}, \overline{PD}$ | | | | | Encoding: | 0000 0000 0000 0011 | | | | | Description: | The power-down status bit $(\overline{PD})$ is cleared. The time-out status bit $(\overline{TO})$ is set. Watchdog Timer and its postscaler are cleared. The processor is put into Sleep mode with the oscillator stopped. | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | Q4 | |--------|-----------|---------|-------| | Decode | No | Process | Go to | | | operation | Data | sleep | Example: SLEEP Before Instruction <u>TO</u> = ? After Instruction <u>TO</u> = 1† † If WDT causes wake-up, this bit is cleared. | SUBFWB | Subtract | f from W w | ith borrow | |-------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | Syntax: | [ label ] | SUBFWB | f [,d [,a]] | | Operands: | $0 \le f \le 25$<br>$d \in [0,1]$<br>$a \in [0,1]$ | 55 | | | Operation: | (W) - (f) | $-(\overline{\mathbb{C}}) \to dest$ | | | Status Affected: | N, OV, C | , DC, Z | | | Encoding: | 0101 | 01da ff: | ff ffff | | Description: | (borrow) to method). stored in stored in 0, the Acc selected, If 'a' is 1, | register 'f' and from W (2's or If 'd' is 0, the W. If 'd' is 1, the gister 'f' (decess Bank will overriding the then the bank as per the BS | omplement<br>result is<br>the result is<br>fault). If 'a' is<br>Il be<br>e BSR value.<br>c will be | | Words: | 1 | | | | Cycles: | 1 | | | | Q Cycle Activity: | | | | | Q1 | Q2 | Q3 | Q4 | | Decode | Read register 'f' | Process<br>Data | Write to destination | | Example 1: | SUBFWB I | REG | | | Before Instru | ıction | | | | REG<br>W | = 0x03<br>= 0x02 | | | | C | = 0x02<br>= 0x01 | | | | After Instruct | | | | | REG<br>W | = 0xFF<br>= 0x02 | | | | C<br>Z | = 0x00 | | | | Z<br>N | = 0x00 = 0x01 | ; result is neg | ative | | Example 2: | SUBFWB | REG, 0, 0 | | | Before Instru | ıction | | | | REG<br>W | = 2 | | | | VV<br>C | = 5<br>= 1 | | | | After Instruct | ion | | | | REG | = 2 | | | | W<br>C | = 3<br>= 1 | | | | Ž<br>N | = 0<br>= 0 : re | sult is positive | | | Example 3: | SUBFWB | • | | | Before Instru | ıction | , , | | | REG | = 1 | | | | W<br>C | = 2 | | | | After Instruct | = 0<br>ion | | | | REG | = 0 | | | | W | = 2 | | | | C<br>Z | = 1<br>= 1 ; re | sult is zero | | | N | = 0 | | | | UBLW | Subtract | W from lite | raı | | |--------------------|------------------------|--------------------------------|------------|--| | yntax: | [ label ] S | [ label ] SUBLW k | | | | perands: | $0 \le k \le 2$ | $0 \le k \le 255$ | | | | peration: | k – (W) – | $\rightarrow$ W | | | | tatus Affected: | N, OV, C | , DC, Z | | | | ncoding: | 0000 | 1000 kk | kk kkkk | | | escription: | | tracted from<br>The result is | | | | Vords: | 1 | | | | | ycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | Q4 | | | Decode | Read<br>literal 'k' | Process<br>Data | Write to W | | | xample 1: | SUBLW ( | 0x02 | • | | | Before Instru | ıction | | | | | W | = 1 | | | | | C<br>After Instruc | = ? | | | | | W W | = 1 | | | | | C<br>Z<br>N | | esult is positive | Э | | | xample 2: | SUBLW ( | 0x02 | | | | Before Instru | ıction | | | | | W | = 2 | | | | | C<br>After Instruc | = ?<br>tion | | | | | W | = 0 | | | | | C<br>Z<br>N | = 1 ; re<br>= 1<br>= 0 | esult is zero | | | | xample 3: | SUBLW ( | 0x02 | | | | Before Instru | ıction | | | | | W<br>C | = 3<br>= ? | | | | | After Instruc | - | | | | | W<br>C<br>Z<br>N | = FF ; (2 | 2's complemen sult is negative | | | | | | | | | ``` BWF Subtract W from f ntax: [ label ] SUBWF f [,d [,a]] erands: 0 \le f \le 255 d \in [0,1] a \in [0,1] (f) - (W) \rightarrow dest eration: tus Affected: N, OV, C, DC, Z coding: ffff 0101 11da ffff scription: Subtract W from register 'f' (2's complement method). If 'd' is 0, the result is stored in W. If 'd' is 1, the result is stored back in regis- ter 'f' (default). If = 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as per the BSR value (default). rds: 1 cles: Cycle Activity: Q2 Q3 Q4 Q1 Decode Read Process Write to register 'f' Data destination <u>ample 1</u>: SUBWF Before Instruction REG 3 W 2 С After Instruction REG W 2 C Z N ; result is positive Ö 0 ample 2: SUBWF REG, W Before Instruction REG 2 W 2 After Instruction REG 2 W 0 С ; result is zero Z N 0 SUBWF ample 3: Before Instruction REG 0x01 W 0x02 С After Instruction REG 0xFFh ;(2's complement) W 0x02 0x00 ; result is negative 0x00 0x01 ``` | SUB | WFB | Subtract W from f with Borrow | | | | | |-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------|----------|--| | Synt | ax: | [label] St | JBWFE | 3 f [,c | l [,a]] | | | Ope | rands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | Ope | ration: | (f) - (W) - | $(\overline{C}) \rightarrow C$ | dest | | | | Statu | us Affected: | N, OV, C, [ | DC, Z | | | | | Enco | oding: | 0101 | 10da | ffff | ffff | | | Desc | cription: | Subtract W and the carry flag (borrow) from register 'f' (2's complemen method). If 'd' is 0, the result is stored in W. If 'd' is 1, the result is stored back in register 'f' (default). If 'a' is 0 the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as pe the BSR value (default). | | | | | | Wor | ds: | 1 | | | | | | Cycl | es: | 1 | | | | | | QC | cycle Activity: | | | | | | | | Q1 | Q2 | Q: | 3 | Q4 | | | | Decode | Read | Proce | | Write to | | | Example 1: | | SUBWFB | REG, 1 | , 0 | | | |--------------------|------|--------------|----------|-------------|--|--| | Before Instruction | | | | | | | | REG | = | 0x19 | (0001 | 1001) | | | | W | = | 0x0D | (0000 | 1101) | | | | С | = | 0x01 | | | | | | After Instruc | tior | า | | | | | | REG | = | 0x0C | (0000 | 1011) | | | | W | = | 0x0D | (0000 | 1101) | | | | C | = | 0x01 | | | | | | Z<br>N | = | 0x00<br>0x00 | · rocult | is positive | | | | | _ | UXUU | , resuit | is positive | | | | Example 2: | | SUBWFB | REG, 0, | 0 | | | | Before Instru | ucti | on | | | | | | REG | = | 0x1B | (0001 | 1011) | | | | W | = | 0x1A | | 1010) | | | | C | = | 0x00 | ( | , | | | | After Instruc | tior | า | | | | | | REG | = | 0x1B | (0001 | 1011) | | | | W | = | 0x00 | | | | | | С | = | 0x01 | | | | | | C<br>Z<br>N | = | 0x01 | ; result | is zero | | | | N | = | 0x00 | | | | | | Example 3: | | SUBWFB | REG, 1 | , 0 | | | | Before Instru | ucti | on | | | | | | REG | = | 0x03 | (0000 | 0011) | | | | W | = | 0x0E | (0000 | 1101) | | | | С | = | 0x01 | | | | | | After Instruc | tior | า | | | | | | REG | = | 0xF5 | | 0100) | | | | | | | ; [2's c | | | | | W | = | 0x0E | (0000 | 1101) | | | | C | = | 0x00 | | | | | | C<br>Z<br>N | = | 0x00<br>0x01 | : result | is negative | | | | | | | | | | | SWAPF Swap f Syntax: [ label ] SWAPF f [,d [,a]] Operands: $0 \le f \le 255$ $d \in [0,1]$ $a \in [0,1]$ Operation: $(f<3:0>) \rightarrow dest<7:4>$ , $(f<7:4>) \rightarrow dest<3:0>$ Status Affected: None Encoding: 0011 10da ffff ffff Description: The upper and lower nibbles of reg- ister 'f' are exchanged. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is placed in register 'f' (default). If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as per the BSR value (default). Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: SWAPF REG Before Instruction REG = 0x53 After Instruction REG = 0x35 | TBLRD | Table Read | | | | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [ label ] TBLRD ( *; *+; *-; +*) | | | | | Operands: | None | | | | | Operation: | if TBLRD *,<br>(Prog Mem (TBLPTR)) → TABLAT;<br>TBLPTR - No Change;<br>if TBLRD *+,<br>(Prog Mem (TBLPTR)) → TABLAT;<br>(TBLPTR) +1 → TBLPTR;<br>if TBLRD *-,<br>(Prog Mem (TBLPTR)) → TABLAT;<br>(TBLPTR) -1 → TBLPTR;<br>if TBLRD +*,<br>(TBLPTR) +1 → TBLPTR;<br>(Prog Mem (TBLPTR)) → TABLAT; | | | | | Status Affected | None | | | | | Encoding: | 0000 0000 10nn<br>nn=0 *<br>=1 *+<br>=2 *-<br>=3 +* | | | | | Description: | This instruction is used to read the contents of Program Memory (P.M.). To address the program memory, a pointer called Table Pointer (TBLPTR) is used. The TBLPTR (a 21-bit pointer) points to each byte in the program memory. TBLPTR has a 2 Mbyte address range. TBLPTR[0] = 0:Least Significant Byte of Program Memory Word | | | | | • | no change | |---|----------------| | • | post-increment | | • | post-decrement | | _ | nra ingramant | value of TBLPTR as follows: TBLPTR[0] = 1:Most Significant The TBLRD instruction can modify the Byte of Program Memory Word pre-increment Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------------|------------------------------------------|-----------------|--------------------------------| | Decode | No operation | No operation | No operation | | No<br>operation | No operation<br>(Read Program<br>Memory) | No<br>operation | No operation<br>(Write TABLAT) | | TBLRD | Table Read (cont'd) | |--------------------------------------------------------------------------------------|----------------------------------------------------------------------| | Example1: | TBLRD *+ ; | | Before Instruc<br>TABLAT<br>TBLPTR<br>MEMORY<br>After Instructio<br>TABLAT<br>TBLPTR | = 0x55<br>= 0x00A356<br>(0x00A356) = 0x34 | | Example2: | TBLRD +*; | | Before Instruc<br>TABLAT<br>TBLPTR<br>MEMORY<br>MEMORY | etion = 0xAA<br>= 0x01A357<br>(0x01A357) = 0x12<br>(0x01A358) = 0x34 | | After Instruction TABLAT TBLPTR | | © 2003 Microchip Technology Inc. ### TBLWT Table Write Syntax: [ label ] TBLWT ( \*; \*+; \*-; +\*) Operands: None Operation: if TBLWT\*, $(TABLAT) \rightarrow Holding Register;$ TBLPTR - No Change; if TBLWT\*+, (TABLAT) → Holding Register; (TBLPTR) +1 → TBLPTR; if TBLWT\*-, (TABLAT) → Holding Register; (TBLPTR) -1 → TBLPTR; if TBLWT+\*, (TBLPTR) +1 → TBLPTR; (TABLAT) → Holding Register; #### Status Affected: None Encoding: | 0000 | 0000 | 0000 | 11nn | | |------|------|------|------|-----| | | | | nn=0 | * | | | | | =1 | *+ | | | | | =2 | * - | | | | | =3 | +* | #### Description: This instruction uses the 3 LSBs of TBLPTR to determine which of the 8 holding registers the TABLAT is written to. The holding registers are used to program the contents of Program Memory (P.M.). (Refer to **Section 6.0** "**Flash Program Memory**" for additional details on programming Flash memory.) The TBLPTR (a 21-bit pointer) points to each byte in the program memory. TBLPTR has a 2 MBtye address range. The LSb of the TBLPTR selects which byte of the program memory location to access. TBLPTR[0] = 0:Least Significant Byte of Program Memory Word TBLPTR[0] = 1:Most Significant Byte of Program Memory Word The TBLWT instruction can modify the value of TBLPTR as follows: - no change - · post-increment - post-decrement - pre-increment #### **TBLWT Table Write (Continued)** Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------------|-------------------------------------|-----------------|------------------------------------------------------| | Decode | No operation | No operation | No operation | | No<br>operation | No<br>operation<br>(Read<br>TABLAT) | No<br>operation | No<br>operation<br>(Write to<br>Holding<br>Register) | Example1: TBLWT \*+; Before Instruction TABLAT = 0x55 TBLPTR = 0x00A356 HOLDING REGISTER (0x00A356) = 0xFF After Instructions (table write completion) TABLAT = 0x55 TBLPTR = 0x00A357 HOLDING REGISTER (0x00A356) = 0x55 Example 2: TBLWT +\*; Before Instruction (0x01389B) TABLAT = 0x34 TBLPTR = 0x01389A HOLDING REGISTER (0x01389A) = 0xFF HOLDING REGISTER (0x01389B) = 0xFF After Instruction (table write completion) TABLAT = 0x34 TBLPTR = 0x01389B HOLDING REGISTER (0x01389A) = 0xFF HOLDING REGISTER = 0x34 | TSTFSZ | Test f, sk | cip if 0 | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|------| | Syntax: | [ label ] | TSTFSZ | ' f [,a] | | | Operands: | $0 \le f \le 25$ $a \in [0,1]$ | 5 | | | | Operation: | skip if f = | 0 | | | | Status Affected: | None | | | | | Encoding: | 0110 | 011a | ffff | ffff | | Description: | If 'f' = 0, the next instruction, fetched during the current instruction execution, is discarded and a NOP is executed, making this a two- | | | | tion execution, is discarded and a NOP is executed, making this a two-cycle instruction. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as per the BSR value (default). Words: 1 Cycles: 1(2) **Note:** 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | No | | | register 'f' | Data | operation | If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | If skip and followed by 2-word instruction: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | | No | No | No | No | | operation | operation | operation | operation | Example: HERE TSTFSZ CNT NZERO : Before Instruction PC = Address (HERE) After Instruction If CNT = 0x00, PC = Address (ZERO) If CNT ≠ 0x00, PC = Address (NZERO) | XOR | LW | Exclusiv | e OR lit | eral | with | n W | | | | |-------------------|--------------|-------------------------------|----------------------|------|------|----------|--|--|--| | Synt | ax: | [ label ] : | [label] XORLW k | | | | | | | | Ope | rands: | $0 \le k \le 25$ | 55 | | | | | | | | Ope | ration: | (W) .XOF | $R. k \rightarrow W$ | 1 | | | | | | | Statu | ıs Affected: | N, Z | | | | | | | | | Enco | oding: | 0000 | 1010 | kkkk | | kkkk | | | | | Desc | cription: | The cont with the 8 is placed | 3-bit liter | | | | | | | | Word | ds: | 1 | | | | | | | | | Cycl | es: | 1 | | | | | | | | | Q Cycle Activity: | | | | | | | | | | | | Q1 | Q2 | Q3 | | | Q4 | | | | | | Decode | Read<br>literal 'k' | Proces<br>Data | - | Wr | ite to W | | | | Example: XORLW 0xAF Before Instruction W = 0xB5 After Instruction W = 0x1A #### XORWF Exclusive OR W with f Syntax: [ label ] XORWF f [,d [,a]] Operands: $0 \le f \le 255$ $d \in [0,1]$ $a \in [0,1]$ Operation: (W) .XOR. (f) $\rightarrow$ dest Status Affected: N, Z Encoding: 0001 10da ffff ffff Description: Exclusive OR the contents of W with register 'f'. If 'd' is 0, the result is stored in W. If 'd' is 1, the result is stored back in the register 'f' (default). If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as per the BSR value (default). Words: 1 Cycles: 1 Q Cycle Activity: | | Q1 | Q2 | Q3 | Q4 | |---|--------|--------------|---------|-------------| | I | Decode | Read | Process | Write to | | | | register 'f' | Data | destination | Example: XORWF REG Before Instruction REG = 0xAF W = 0xB5 After Instruction REG = 0x1A W = 0xB5 NOTES: #### 24.0 DEVELOPMENT SUPPORT The PICmicro<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools: - Integrated Development Environment - MPLAB® IDE Software - · Assemblers/Compilers/Linkers - MPASM™ Assembler - MPLAB C17 and MPLAB C18 C Compilers - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian - MPLAB C30 C Compiler - MPLAB ASM30 Assembler/Linker/Library - Simulators - MPLAB SIM Software Simulator - MPLAB dsPIC30 Software Simulator - Emulators - MPLAB ICE 2000 In-Circuit Emulator - MPLAB ICE 4000 In-Circuit Emulator - In-Circuit Debugger - MPLAB ICD 2 - Device Programmers - PRO MATE® II Universal Device Programmer - PICSTART® Plus Development Programmer - · Low Cost Demonstration Boards - PICDEM™ 1 Demonstration Board - PICDEM.net<sup>™</sup> Demonstration Board - PICDEM 2 Plus Demonstration Board - PICDEM 3 Demonstration Board - PICDEM 4 Demonstration Board - PICDEM 17 Demonstration Board - PICDEM 18R Demonstration Board - PICDEM LIN Demonstration Board - PICDEM USB Demonstration Board - Evaluation Kits - KFFLOO® - PICDEM MSC - microID® - CAN - PowerSmart® - Analog ## 24.1 MPLAB Integrated Development Environment Software The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit microcontroller market. The MPLAB IDE is a Windows® based application that contains: - · An interface to debugging tools - simulator - programmer (sold separately) - emulator (sold separately) - in-circuit debugger (sold separately) - · A full-featured editor with color coded context - · A multiple project manager - Customizable data windows with direct edit of contents - · High level source code debugging - Mouse over variable inspection - · Extensive on-line help The MPLAB IDE allows you to: - Edit your source files (either assembly or C) - One touch assemble (or compile) and download to PICmicro emulator and simulator tools (automatically updates all project information) - · Debug using: - source files (assembly or C) - absolute listing file (mixed assembly and C) - machine code MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost effective simulators, through low cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increasing flexibility and power. #### 24.2 MPASM Assembler The MPASM assembler is a full-featured, universal macro assembler for all PICmicro MCUs. The MPASM assembler generates relocatable object files for the MPLINK object linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging. The MPASM assembler features include: - Integration into MPLAB IDE projects - User defined macros to streamline assembly code - Conditional assembly for multi-purpose source files - Directives that allow complete control over the assembly process # 24.3 MPLAB C17 and MPLAB C18 C Compilers The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI C compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers. For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger. ### 24.4 MPLINK Object Linker/ MPLIB Object Librarian The MPLINK object linker combines relocatable objects created by the MPASM assembler and the MPLAB C17 and MPLAB C18 C compilers. It can link relocatable objects from pre-compiled libraries, using directives from a linker script. The MPLIB object librarian manages the creation and modification of library files of pre-compiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The object linker/library features include: - Efficient linking of single libraries instead of many smaller files - Enhanced code maintainability by grouping related modules together - Flexible creation of libraries with easy module listing, replacement, deletion and extraction #### 24.5 MPLAB C30 C Compiler The MPLAB C30 C compiler is a full-featured, ANSI compliant, optimizing compiler that translates standard ANSI C programs into dsPIC30F assembly language source. The compiler also supports many command-line options and language extensions to take full advantage of the dsPIC30F device hardware capabilities, and afford fine control of the compiler code generator. MPLAB C30 is distributed with a complete ANSI C standard library. All library functions have been validated and conform to the ANSI C library standard. The library includes functions for string manipulation, dynamic memory allocation, data conversion, time-keeping, and math functions (trigonometric, exponential and hyperbolic). The compiler provides symbolic information for high level source debugging with the MPLAB IDE. ### 24.6 MPLAB ASM30 Assembler, Linker, and Librarian MPLAB ASM30 assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 compiler uses the assembler to produce it's object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include: - Support for the entire dsPIC30F instruction set - · Support for fixed-point and floating-point data - · Command line interface - Rich directive set - · Flexible macro language - · MPLAB IDE compatibility #### 24.7 MPLAB SIM Software Simulator The MPLAB SIM software simulator allows code development in a PC hosted environment by simulating the PICmicro series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any pin. The execution can be performed in Single-step, Execute-Until-Break or Trace mode. The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and MPLAB C18 C Compilers, as well as the MPASM assembler. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent, economical software development tool. #### 24.8 MPLAB SIM30 Software Simulator The MPLAB SIM30 software simulator allows code development in a PC hosted environment by simulating the dsPIC30F series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any of the pins. The MPLAB SIM30 simulator fully supports symbolic debugging using the MPLAB C30 C Compiler and MPLAB ASM30 assembler. The simulator runs in either a Command Line mode for automated tasks, or from MPLAB IDE. This high-speed simulator is designed to debug, analyze and optimize time intensive DSP routines. © 2003 Microchip Technology Inc. # 24.9 MPLAB ICE 2000 High Performance Universal In-Circuit Emulator The MPLAB ICE 2000 universal in-circuit emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PICmicro microcontrollers. Software control of the MPLAB ICE 2000 in-circuit emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment. The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB ICE in-circuit emulator allows expansion to support new PICmicro microcontrollers. The MPLAB ICE 2000 in-circuit emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft<sup>®</sup> Windows 32-bit operating system were chosen to best make these features available in a simple, unified application. # 24.10 MPLAB ICE 4000 High Performance Universal In-Circuit Emulator The MPLAB ICE 4000 universal in-circuit emulator is intended to provide the product development engineer with a complete microcontroller design tool set for highend PICmicro microcontrollers. Software control of the MPLAB ICE in-circuit emulator is provided by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment. The MPLAB ICD 4000 is a premium emulator system, providing the features of MPLAB ICE 2000, but with increased emulation memory and high speed performance for dsPIC30F and PIC18XXXX devices. Its advanced emulator features include complex triggering and timing, up to 2 Mb of emulation memory, and the ability to view variables in real-time. The MPLAB ICE 4000 in-circuit emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft Windows 32-bit operating system were chosen to best make these features available in a simple, unified application. ### 24.11 MPLAB ICD 2 In-Circuit Debugger Microchip's In-Circuit Debugger, MPLAB ICD 2, is a powerful, low cost, run-time development tool, connecting to the host PC via an RS-232 or high speed USB interface. This tool is based on the Flash PICmicro MCUs and can be used to develop for these and other PICmicro microcontrollers. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the Flash devices. This feature, along with Microchip's In-Circuit Serial Programming™ (ICSP™) protocol, offers cost effective in-circuit Flash debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single-stepping and watching variables, CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real-time. MPLAB ICD 2 also serves as a development programmer for selected PICmicro devices. # 24.12 PRO MATE II Universal Device Programmer The PRO MATE II is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features an LCD display for instructions and error messages and a modular detachable socket assembly to support various package types. In Stand-alone mode, the PRO MATE II device programmer can read, verify, and program PICmicro devices without a PC connection. It can also set code protection in this mode. # 24.13 PICSTART Plus Development Programmer The PICSTART Plus development programmer is an easy-to-use, low cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus development programmer supports most PICmicro devices up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus development programmer is CE compliant. ### 24.14 PICDEM 1 PICmicro Demonstration Board The PICDEM 1 demonstration board demonstrates the capabilities of the PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The sample microcontrollers provided with the PICDEM 1 demonstration board can be programmed with a PRO MATE II device programmer, or a PICSTART Plus development programmer. The PICDEM 1 demonstration board can be connected to the MPLAB ICE in-circuit emulator for testing. A prototype area extends the circuitry for additional application components. Features include an RS-232 interface, a potentiometer for simulated analog input, push button switches and eight LEDs. ## 24.15 PICDEM.net Internet/Ethernet Demonstration Board The PICDEM.net demonstration board is an Internet/ Ethernet demonstration board using the PIC18F452 microcontroller and TCP/IP firmware. The board supports any 40-pin DIP device that conforms to the standard pinout used by the PIC16F877 or PIC18C452. This kit features a user friendly TCP/IP stack, web server with HTML, a 24L256 Serial EEPROM for Xmodem download to web pages into Serial EEPROM, ICSP/MPLAB ICD 2 interface connector, an Ethernet interface, RS-232 interface, and a 16 x 2 LCD display. Also included is the book and CD-ROM "TCP/IP Lean, Web Servers for Embedded Systems," by Jeremy Bentham ## 24.16 PICDEM 2 Plus Demonstration Board The PICDEM 2 Plus demonstration board supports many 18-, 28-, and 40-pin microcontrollers, including PIC16F87X and PIC18FXX2 devices. All the necessary hardware and software is included to run the demonstration programs. The sample microcontrollers provided with the PICDEM 2 demonstration board can be programmed with a PRO MATE II device programmer, PICSTART Plus development programmer, or MPLAB ICD 2 with a Universal Programmer Adapter. The MPLAB ICD 2 and MPLAB ICE in-circuit emulators may also be used with the PICDEM 2 demonstration board to test firmware. A prototype area extends the circuitry for additional application components. Some of the features include an RS-232 interface, a 2 x 16 LCD display, a piezo speaker, an on-board temperature sensor, four LEDs, and sample PIC18F452 and PIC16F877 Flash microcontrollers. ### 24.17 PICDEM 3 PIC16C92X Demonstration Board The PICDEM 3 demonstration board supports the PIC16C923 and PIC16C924 in the PLCC package. All the necessary hardware and software is included to run the demonstration programs. ### 24.18 PICDEM 4 8/14/18-Pin Demonstration Board The PICDEM 4 can be used to demonstrate the capabilities of the 8-, 14-, and 18-pin PIC16XXXX and PIC18XXXX MCUs, including the PIC16F818/819, PIC16F87/88. PIC16F62XA and the PIC18F1320 family of microcontrollers. PICDEM 4 is intended to showcase the many features of these low pin count parts, including LIN and Motor Control using ECCP. Special provisions are made for low-power operation with the supercapacitor circuit, and jumpers allow on-board hardware to be disabled to eliminate current draw in this mode. Included on the demo board are provisions for Crystal, RC or Canned Oscillator modes, a five volt regulator for use with a nine volt wall adapter or battery, DB-9 RS-232 interface, ICD connector for programming via ICSP and development with MPLAB ICD 2, 2x16 liquid crystal display. PCB footprints for H-Bridge motor driver, LIN transceiver and EEPROM. Also included are: header for expansion, eight LEDs, four potentiometers, three push buttons and a prototyping area. Included with the kit is a PIC16F627A and a PIC18F1320. Tutorial firmware is included along with the User's Guide. #### 24.19 PICDEM 17 Demonstration Board The PICDEM 17 demonstration board is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756A, PIC17C762 and PIC17C766. A programmed sample is included. The PRO MATE II device programmer, or the PICSTART Plus development programmer, can be used to reprogram the device for user tailored application development. The PICDEM 17 demonstration board supports program download and execution from external on-board Flash memory. A generous prototype area is available for user hardware expansion. ### 24.20 PICDEM 18R PIC18C601/801 Demonstration Board The PICDEM 18R demonstration board serves to assist development of the PIC18C601/801 family of Microchip microcontrollers. It provides hardware implementation of both 8-bit Multiplexed/De-multiplexed and 16-bit Memory modes. The board includes 2 Mb external Flash memory and 128 Kb SRAM memory, as well as serial EEPROM, allowing access to the wide range of memory types supported by the PIC18C601/801. ## 24.21 PICDEM LIN PIC16C43X Demonstration Board The powerful LIN hardware and software kit includes a series of boards and three PICmicro microcontrollers. The small footprint PIC16C432 and PIC16C433 are used as slaves in the LIN communication and feature on-board LIN transceivers. A PIC16F874 Flash microcontroller serves as the master. All three microcontrollers are programmed with firmware to provide LIN bus communication. ### 24.22 PICkit™ 1 Flash Starter Kit A complete "development system in a box", the PICkit Flash Starter Kit includes a convenient multi-section board for programming, evaluation, and development of 8/14-pin Flash PIC® microcontrollers. Powered via USB, the board operates under a simple Windows GUI. The PICkit 1 Starter Kit includes the user's guide (on CD ROM), PICkit 1 tutorial software and code for various applications. Also included are MPLAB® IDE (Integrated Development Environment) software, software and hardware "Tips 'n Tricks for 8-pin Flash PIC® Microcontrollers" Handbook and a USB Interface Cable. Supports all current 8/14-pin Flash PIC microcontrollers, as well as many future planned devices. ## 24.23 PICDEM USB PIC16C7X5 Demonstration Board The PICDEM USB Demonstration Board shows off the capabilities of the PIC16C745 and PIC16C765 USB microcontrollers. This board provides the basis for future USB products. # 24.24 Evaluation and Programming Tools In addition to the PICDEM series of circuits, Microchip has a line of evaluation kits and demonstration software for these products. - KEELOQ evaluation and programming tools for Microchip's HCS Secure Data Products - CAN developers kit for automotive network applications - · Analog design boards and filter design software - PowerSmart battery charging evaluation/ calibration kits - IrDA® development kit - microID development and rfLab<sup>TM</sup> development software - SEEVAL<sup>®</sup> designer kit for memory evaluation and endurance calculations - PICDEM MSC demo boards for Switching mode power supply, high power IR driver, delta sigma ADC, and flow rate sensor Check the Microchip web page and the latest Product Line Card for the complete list of demonstration and evaluation kits. **NOTES:** #### 25.0 ELECTRICAL CHARACTERISTICS ### Absolute Maximum Ratings (†) | Ambient temperature under bias | 55°C to +125°C | |--------------------------------------------------------------------|----------------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4) | 0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to VSS | -0.3V to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0V to +13.25V | | Voltage on RA4 with respect to Vss | 0V to +8.5V | | Total power dissipation (Note 1) | 1.0W | | Maximum current out of Vss pin | 300 mA | | Maximum current into VDD pin | | | Input clamp current, IiK (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, IOK (VO < 0 or VO > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by all ports | 200 mA | | Maximum current sourced by all ports | 200 mA | - **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD $\sum$ IOH} + $\sum$ {(VDD-VOH) x IOH} + $\sum$ (VOI x IOL) - 2: Voltage spikes below Vss at the MCLR/VPP pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR/VPP pin, rather than pulling this pin directly to Vss. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 337 FIGURE 25-1: PIC18F2331/2431/4331/4431 VOLTAGE-FREQUENCY GRAPH (INDUSTRIAL) ### 25.1 DC Characteristics: Supply Voltage PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) | | PIC18F2331/2431/4331/4431<br>(Industrial, Extended) | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |---------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------|--|--|--|--| | | | | | ird Oper<br>ing temp | | | ons (unless otherwise stated)<br>-40°C $\leq$ TA $\leq$ +85°C for industrial | | | | | | Param No. Symbol Characteristic | | | Min | Тур | Max | Units | Conditions | | | | | | | VDD | Supply Voltage | | | | | | | | | | | D001 | | PIC18LF2X31/4X31 | 2.0 | _ | 5.5 | V | HS, XT, RC and LP Osc mode | | | | | | | PIC18F2X31/4X31 | | 4.2 | _ | 5.5 | V | | | | | | | D002 | VDR | RAM Data Retention<br>Voltage <sup>(1)</sup> | 1.5 | _ | _ | V | | | | | | | D003 | VPOR | VDD Start Voltage<br>to ensure internal Power-<br>on Reset signal | _ | _ | 0.7 | V | See section on Power-on Reset for details | | | | | | D004 SVDD VDD Rise Rate to ensure internal Power- | | | 0.05 | _ | _ | V/ms | See section on Power-on Reset for details | | | | | | | VBOR | Brown-out Reset Voltage | • | • | • | | | | | | | | D005 | | BORV1:BORV0 = 10 | 2.45 | _ | 2.99 | V | | | | | | | | | BORV1:BORV0 = 01 | 3.80 | _ | 4.64 | V | | | | | | | | | BORV1:BORV0 = 00 | 4.09 | _ | 4.99 | V | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: This is the limit to which VDD can be lowered in Sleep mode, or during a device Reset, without losing RAM data. #### 25.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) | | 331/2431/4331/4431<br>strial, Extended) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |--------------|-----------------------------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------|--|--|--|--| | PIC18LF: | <b>2331/2431/4331/4431</b><br>strial) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | Param<br>No. | Device | Тур | Max | Max Units Conditions | | | | | | | | | Power-down Current (IPD) | (1) | | | | | | | | | | | PIC18LF2X31/4X31 | 0.1 | 0.5 | μΑ | -40°C | | | | | | | | | 0.1 | 0.5 | μΑ | 25°C | VDD = 2.0V,<br>( <b>Sleep</b> mode) | | | | | | | | 0.2 | 1.9 | μΑ | 85°C | (Gicop mode) | | | | | | | PIC18LF2X31/4X31 | 0.1 | 0.5 | μΑ | -40°C | | | | | | | | | 0.1 | 0.5 | μΑ | 25°C | VDD = 3.0V,<br>( <b>Sleep</b> mode) | | | | | | | 0.3 All devices 0.1 0.1 | | 1.9 | μΑ | 85°C | (Gicop mode) | | | | | | | | | 2.0 | μΑ | -40°C | | | | | | | | | | 2.0 | μΑ | 25°C | VDD = 5.0V,<br>( <b>Sleep</b> mode) | | | | | | | | 0.4 | 6.5 | μΑ | 85°C | (Sissp mode) | | | | | Legend: Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in $k\Omega$ . - Standard low cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 25.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | <b>331/2431/4331/4431</b> strial, Extended) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |--------------|---------------------------------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|-----------------------------|--|--|--| | | 2331/2431/4331/4431<br>strial) | | | | | | | | | | | Param<br>No. | Device | Тур | Max | Units | | Condit | ions | | | | | | Supply Current (IDD) <sup>(2,3)</sup> | | | | | | | | | | | | PIC18LF2X31/4X31 | 8 | 40 | μΑ | -40°C | | | | | | | | | 9 | 40 | μΑ | 25°C | VDD = 2.0V | | | | | | | | 11 | 40 | μΑ | 85°C | | | | | | | | PIC18LF2X31/4X31 | 25 | 68 | μΑ | -40°C | | Fosc = 31 kHz | | | | | | | 25 | 68 | μΑ | 25°C | VDD = 3.0V | (RC_RUN mode, | | | | | | | 20 | 68 | μΑ | 85°C | | Internal oscillator source) | | | | | | All devices | 55 | 180 | μΑ | -40°C | | | | | | | | | 55 | 180 | μΑ | 25°C | VDD = 5.0V | | | | | | | | 50 | 180 | μΑ | 85°C | | | | | | | | PIC18LF2X31/4X31 | 140 | 220 | μΑ | -40°C | | | | | | | | | 145 | 220 | μΑ | 25°C | VDD = 2.0V | | | | | | | | 155 | 220 | μΑ | 85°C | | | | | | | | PIC18LF2X31/4X31 | 215 | 330 | μΑ | -40°C | | Fosc = 1 MHz | | | | | | | 225 | 330 | μΑ | 25°C | VDD = 3.0V | (RC_RUN mode, | | | | | | | 235 | 330 | μΑ | 85°C | | Internal oscillator source) | | | | | | All devices | 385 | 550 | μΑ | -40°C | | | | | | | | | 390 | 550 | μΑ | 25°C | VDD = 5.0V | | | | | | | | 405 | 550 | μΑ | 85°C | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in $k\Omega$ . - 4: Standard low cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. ### 25.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | 331/2431/4331/4431<br>strial, Extended) | | | • | • | s (unless otherwis<br>0°C ≤ TA ≤ +85°C fo | , | | |--------------|-----------------------------------------|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------|--| | PIC18LF2 | 2331/2431/4331/4431<br>strial) | | | • | perating Conditions (unless otherwise stated) perature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | Param<br>No. | Device | Тур | Max | Units | | Condit | ions | | | | PIC18LF2X31/4X31 | 410 | 600 | μΑ | -40°C | | | | | | | 425 | 600 | μΑ | 25°C | VDD = 2.0V | Fosc = 4 MHz | | | | | 435 | 600 | μΑ | 85°C | | | | | | PIC18LF2X31/4X31 | 650 | 900 | μΑ | -40°C | | | | | | | 670 | 900 | μΑ | 25°C | VDD = 3.0V | (RC_RUN mode, | | | | | 680 | 900 | μΑ | 85°C | | Internal oscillator source) | | | | All devices | 1.2 | 1.8 | mA | -40°C | | | | | | | 1.2 | 1.8 | mA | 25°C | VDD = 5.0V | | | | | | 1.2 | 1.8 | mA | 85°C | | | | **Legend:** Shading of rows is to assist in readability of the table. - Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). - 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 25.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | <b>331/2431/4331/4431</b> strial, Extended) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |--------------|---------------------------------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|-----------------------------------------|--|--|--| | | 2331/2431/4331/4431<br>strial) | | | | | | | | | | | Param<br>No. | Device | Тур | Max | Units | | Condit | ions | | | | | | Supply Current (IDD) <sup>(2,3)</sup> | | | | | | | | | | | | PIC18LF2X31/4X31 | 4.7 | 8 | μΑ | -40°C | | | | | | | | | 5.0 | 8 | μΑ | 25°C | VDD = 2.0V | | | | | | | | 5.8 | 11 | μΑ | 85°C | | | | | | | | PIC18LF2X31/4X31 | 7.0 | 11 | μΑ | -40°C | | Fosc = 31 kHz<br>( <b>RC_IDLE</b> mode, | | | | | | | 7.8 | 11 | μΑ | 25°C | VDD = 3.0V | | | | | | | | 8.7 | 15 | μΑ | 85°C | | Internal oscillator source) | | | | | | All devices | 12 | 16 | μΑ | -40°C | | | | | | | | | 14 | 16 | μΑ | 25°C | VDD = 5.0V | | | | | | | | 14 | 22 | μΑ | 85°C | | | | | | | | PIC18LF2X31/4X31 | 75 | 150 | μΑ | -40°C | | | | | | | | | 85 | 150 | μΑ | 25°C | VDD = 2.0V | | | | | | | | 95 | 150 | μΑ | 85°C | | | | | | | | PIC18LF2X31/4X31 | 110 | 180 | μΑ | -40°C | | Fosc = 1 MHz | | | | | | | 125 | 180 | μΑ | 25°C | VDD = 3.0V | (RC_IDLE mode, | | | | | | | 135 | 180 | μΑ | 85°C | | Internal oscillator source) | | | | | | All devices | 180 | 300 | μΑ | -40°C | | | | | | | | | 195 | 300 | μΑ | 25°C | VDD = 5.0V | | | | | | | | 200 | 300 | μΑ | 85°C | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in $k\Omega$ . - 4: Standard low cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. ### 25.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | 331/2431/4331/4431<br>strial, Extended) | | | • | • | s (unless otherwis<br>0°C ≤ TA ≤ +85°C fo | • | | | | |--------------------|-----------------------------------------|-----|-----|------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------|-----------------------------|--|--|--| | PIC18LF2<br>(Indus | 2331/2431/4331/4431<br>strial) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial | | | | | | | | Param<br>No. | Device | Тур | Max | Units | | Condit | ions | | | | | | PIC18LF2X31/4X31 | 175 | 275 | μΑ | -40°C | | | | | | | | | 185 | 275 | μΑ | 25°C | VDD = 2.0V | | | | | | | | 195 | 275 | μΑ | 85°C | | | | | | | | PIC18LF2X31/4X31 | 265 | 375 | μΑ | -40°C | | Fosc = 4 MHz | | | | | | | 280 | 375 | μΑ | 25°C | VDD = 3.0V | (RC_IDLE mode, | | | | | | | 300 | 375 | μΑ | 85°C | | Internal oscillator source) | | | | | | All devices | 475 | 800 | μΑ | -40°C | | | | | | | | | 500 | 800 | μΑ | 25°C | | | | | | | | | 505 | 800 | μΑ | 85°C | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 25.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | PIC18F2331/2431/4331/4431<br>(Industrial, Extended)<br>PIC18LF2331/2431/4331/4431<br>(Industrial) | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |---------------------------------------------------------------------------------------------------|---------------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|-------------------------------------|--|--|--| | | | | | | | | | | | | | Param<br>No. | Device | Тур | Max | Units | nits Conditions | | | | | | | | Supply Current (IDD)(2,3) | | | | | | | | | | | | PIC18LF2X31/4X31 | 150 | 250 | μΑ | -40°C | | | | | | | | | 150 | 250 | μΑ | 25°C | VDD = 2.0V | | | | | | | | 160 | 250 | μΑ | 85°C | | | | | | | | PIC18LF2X31/4X31 | 340 | 350 | μΑ | -40°C | | Fosc = 1 MHz | | | | | | | 300 | 350 | μΑ | 25°C | VDD = 3.0V | (PRI_RUN, | | | | | | | 280 | 350 | μΑ | 85°C | | EC oscillator) | | | | | | All devices | 0.72 | 1.0 | mA | -40°C | | | | | | | | | 0.63 | 1.0 | mA | 25°C | VDD = 5.0V | | | | | | | | 0.57 | 1.0 | mA | 85°C | | | | | | | | PIC18LF2X31/4X31 | 440 | 600 | μΑ | -40°C | | | | | | | | | 450 | 600 | μΑ | 25°C | VDD = 2.0V | | | | | | | | 460 | 600 | μΑ | 85°C | | | | | | | | PIC18LF2X31/4X31 | 0.80 | 1.0 | mA | -40°C | | Fosc = 4 MHz | | | | | | | 0.78 | 1.0 | mA | 25°C | VDD = 3.0V | (PRI_RUN, | | | | | | | 0.77 | 1.0 | mA | 85°C | | EC oscillator) | | | | | | All devices | 1.6 | 2.0 | mA | -40°C | | | | | | | | | 1.5 | 2.0 | mA | 25°C | VDD = 5.0V | | | | | | | | 1.5 | 2.0 | mA | 85°C | | | | | | | | All devices | 9.5 | 12 | mA | -40°C | | | | | | | | | 9.7 | 12 | mA | 25°C | VDD = 4.2V | | | | | | | | 9.9 | 12 | mA | 85°C | | Fosc = 40 MHz<br>( <b>PRI_RUN</b> , | | | | | | All devices | 11.9 | 15 | mA | -40°C | | EC oscillator) | | | | | | | 12.1 | 15 | mA | 25°C | VDD = 5.0V | | | | | | | | 12.3 | 15 | mA | 85°C | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are: $\frac{\text{OSC1}}{\text{MCLR}} = \text{external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; }{\frac{\text{MCLR}}{\text{MCLR}}} = \text{VDD; WDT enabled/disabled as specified.}$ - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. ### 25.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | 331/2431/4331/4431<br>strial, Extended) | | | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | |--------------|-----------------------------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------|-------------------------------------------|--|--|--|--| | PIC18LF | 2331/2431/4331/4431<br>strial) | | | ird Oper<br>ing temp | | ns (unless otherwise $40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for | | | | | | | Param<br>No. | Device | Тур | Max | Units | | Condition | ons | | | | | | | Supply Current (IDD)(2,3) | | | | | | | | | | | | | PIC18LF2X31/4X31 | 35 | 50 | μА | -40°C | | | | | | | | | | 35 | 50 | μΑ | 25°C | VDD = 2.0V | | | | | | | | | 35 | 60 | μΑ | 85°C | | | | | | | | | PIC18LF2X31/4X31 | 55 | 80 | μΑ | -40°C | | Fosc = 1 MHz | | | | | | | | 50 | 80 | μΑ | 25°C | VDD = 3.0V | (PRI_IDLE mode, | | | | | | | | 60 | 100 | μΑ | 85°C | | EC oscillator) | | | | | | | All devices | 105 | 150 | μΑ | -40°C | | | | | | | | | | 110 | 150 | μΑ | 25°C | VDD = 5.0V | | | | | | | | | 115 | 150 | μΑ | 85°C | | | | | | | | | PIC18LF2X31/4X31 | 135 | 180 | μΑ | -40°C | | | | | | | | | | 140 | 180 | μΑ | 25°C | VDD = 2.0V | | | | | | | | | 140 | 180 | μΑ | 85°C | | | | | | | | | PIC18LF2X31/4X31 | 215 | 280 | μΑ | -40°C | | Fosc = 4 MHz | | | | | | | | 225 | 280 | μΑ | 25°C | VDD = 3.0V | ( <b>PRI_IDLE</b> mode,<br>EC oscillator) | | | | | | | | 230 | 280 | μΑ | 85°C | | EC oscillator) | | | | | | | All devices | 410 | 525 | μΑ | -40°C | _ | | | | | | | | | 420 | 525 | μΑ | 25°C | VDD = 5.0V | | | | | | | | | 430 | 525 | μΑ | 85°C | | | | | | | | | All devices | 3.2 | 4.1 | mA | -40°C | _ | | | | | | | | | 3.2 | 4.1 | mA | 25°C | VDD = 4.2 V | F 40 MH | | | | | | | | 3.3 | 4.1 | mA | 85°C | | FOSC = 40 MHz<br>( <b>PRI_IDLE</b> mode, | | | | | | | All devices | 4.0 | 5.1 | mA | -40°C | _ | EC oscillator) | | | | | | | | 4.1 | 5.1 | mA | 25°C | VDD = 5.0V | | | | | | | | | 4.1 | 5.1 | mA | 85°C | | | | | | | **Legend:** Shading of rows is to assist in readability of the table. - Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). - 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 25.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | 331/2431/4331/4431<br>strial, Extended) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | | |--------------|-----------------------------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|------------------------------|--|--|--|--|--| | | <b>2331/2431/4331/4431</b><br>strial) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{Ta} \leq +85^{\circ}\text{C}$ for industrial | | | | | | | | | | Param<br>No. | Device | Тур | Max | Units | | Conditi | ons | | | | | | | | Supply Current (IDD)(2,3) | | | | | | | | | | | | | | PIC18LF2X31/4X31 | 5.1 | 9 | μА | -10°C | | | | | | | | | | | 5.8 | 9 | μΑ | 25°C | VDD = 2.0V | | | | | | | | | | 7.9 | 11 | μΑ | 70°C | | | | | | | | | | PIC18LF2X31/4X31 | 7.9 | 12 | μΑ | -10°C | | Fosc = 32 kHz <sup>(4)</sup> | | | | | | | | | 8.9 | 12 | μΑ | 25°C | VDD = 3.0V | (SEC_RUN mode, | | | | | | | | | 10.5 | 14 | μΑ | 70°C | | Timer1 as clock) | | | | | | | | All devices | 12.5 | 20 | μΑ | -10°C | | | | | | | | | | | 16.3 | 20 | μΑ | 25°C | VDD = 5.0V | | | | | | | | | | 18.9 | 25 | μΑ | 70°C | | | | | | | | | | Supply Current (IDD) <sup>(2,3)</sup> | | | | | | | | | | | | | | PIC18LF2X31/4X31 | 9.2 | 15 | μΑ | -10°C | | | | | | | | | | | 9.6 | 15 | μΑ | 25°C | VDD = 2.0V | | | | | | | | | | 12.7 | 18 | μΑ | 70°C | | | | | | | | | | PIC18LF2X31/4X31 | 22.0 | 30 | μΑ | -10°C | | Fosc = 32 kHz <sup>(4)</sup> | | | | | | | | | 21.0 | 30 | μΑ | 25°C | VDD = 3.0V | (SEC_IDLE mode, | | | | | | | | | 20.0 | 35 | μΑ | 70°C | | Timer1 as clock) | | | | | | | | All devices | 30 | 80 | μΑ | -10°C | | | | | | | | | | | 45 | 80 | μΑ | 25°C | VDD = 5.0V | | | | | | | | | | 45 | 85 | μΑ | 70°C | | | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. ### 25.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | 331/2431/4331/4431<br>strial, Extended) | | | rd Oper | ating Conditions<br>erature -40 | (unless otherwis<br>°C ≤ TA ≤ +85°C fo | | |--------------------|-----------------------------------------|----------|----------|----------------------|---------------------------------|---------------------------------------------------------------------|---------------------------------| | PIC18LF2<br>(Indus | 2331/2431/4331/4431<br>strial) | | | ird Oper<br>ing temp | ating Conditions<br>erature -40 | (unless otherwis $^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for | | | Param<br>No. | Device | Тур | Max | Units | | Condit | ions | | | Module Differential Currer | ıts (∆lw | DT, ΔIBO | R, ∆ILVD | , $\Delta$ loscb, $\Delta$ lad) | | | | D022 | Watchdog Timer | 1.5 | 4.0 | μΑ | -40°C | | | | (∆lwdt) | | 2.2 | 4.0 | μΑ | 25°C | VDD = 2.0V | | | | | 3.1 | 5.0 | μΑ | 85°C | | | | | | 2.5 | 6.0 | μΑ | -40°C | | | | | | 3.3 | 6.0 | μΑ | 25°C | VDD = 3.0V | | | | | 4.7 | 7.0 | μΑ | 85°C | | | | | | 3.7 | 10.0 | μΑ | -40°C | | | | | | 4.5 | 10.0 | μΑ | 25°C | VDD = 5.0V | | | | | 6.1 | 13.0 | μΑ | 85°C | | | | D022A | Brown-out Reset | 19 | 35.0 | μΑ | -40°C to +85°C | VDD = 3.0V | | | ( $\Delta$ IBOR) | | 24 | 45.0 | μΑ | -40°C to +85°C | VDD = 5.0V | | | D022B | Low-Voltage Detect | 8.5 | 25.0 | μΑ | -40°C to +85°C | VDD = 2.0V | | | (∆ILVD) | | 16 | 35.0 | μΑ | -40°C to +85°C | VDD = 3.0V | | | | | 20 | 45.0 | μΑ | -40°C to +85°C | VDD = 5.0V | | | D025 | Timer1 Oscillator | 1.7 | 3.5 | μΑ | -40°C | | | | (∆loscb) | | 1.8 | 3.5 | μΑ | 25°C | VDD = 2.0V | 32 kHz on Timer1 <sup>(4)</sup> | | | | 2.1 | 4.5 | μΑ | 85°C | | | | | | 2.2 | 4.5 | μΑ | -40°C | | | | | | 2.6 | 4.5 | μΑ | 25°C | VDD = 3.0V | 32 kHz on Timer1 <sup>(4)</sup> | | | | 2.8 | 5.5 | μΑ | 85°C | | | | | | 3.0 | 6.0 | μΑ | -40°C | | | | | | 3.3 | 6.0 | μΑ | 25°C | VDD = 5.0V | 32 kHz on Timer1 <sup>(4)</sup> | | | | 3.6 | 7.0 | μΑ | 85°C | | | | D026 | A/D Converter | 1.0 | 3.0 | μΑ | -40°C to 85°C | VDD = 2.0V | | | (∆IAD) | | 1.0 | 4.0 | μΑ | -40°C to 85°C | VDD = 3.0V | A/D on, not converting | | | | 2.0 | 10.0 | μΑ | -40°C to 85°C | VDD = 5.0V | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 25.3 DC Characteristics: PIC18F2331/2431/4331/4431 (Industrial) PIC18LF2331/2431/4331/4431 (Industrial) | DC CHA | ARACTE | RISTICS | | | | unless otherwise stated)<br>≤ +85°C for industrial | |--------------|--------|--------------------------------------------|--------------------|--------------------|--------|----------------------------------------------------| | Param<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | | | VIL | Input Low Voltage | | | | | | | | I/O ports: | | | | | | D030 | | with TTL buffer | Vss | 0.15 VDD | V | VDD < 4.5V | | D030A | | | _ | 0.8 | V | $4.5V \le VDD \le 5.5V$ | | D031 | | with Schmitt Trigger buffer<br>RC3 and RC4 | Vss<br>Vss | 0.2 VDD<br>0.3 VDD | V<br>V | | | D032 | | MCLR | Vss | 0.2 VDD | V | | | D032A | | OSC1 and T1OSI | Vss | 0.3 VDD | V | LP, XT, HS, HSPLL modes <sup>(1)</sup> | | D033 | | OSC1 | Vss | 0.2 VDD | V | EC mode <sup>(1)</sup> | | | ViH | Input High Voltage | | | | | | | | I/O ports: | | | | | | D040 | | with TTL buffer | 0.25 VDD + 0.8V | VDD | V | VDD < 4.5V | | D040A | | | 2.0 | VDD | V | $4.5V \le VDD \le 5.5V$ | | D041 | | with Schmitt Trigger buffer<br>RC3 and RC4 | 0.8 VDD<br>0.7 VDD | Vdd<br>Vdd | V<br>V | | | D042 | | MCLR | 0.8 VDD | VDD | V | | | D042A | | OSC1 and T1OSI | 0.7 VDD | VDD | V | LP, XT, HS, HSPLL modes <sup>(1)</sup> | | D043 | | OSC1 | 0.8 VDD | VDD | V | EC mode <sup>(1)</sup> | | | lı∟ | Input Leakage Current <sup>(2,3)</sup> | | | | | | D060 | | I/O ports | _ | ±1 | μΑ | Vss ≤ VPIN ≤ VDD,<br>Pin at hi-impedance | | D061 | | MCLR | _ | ±1 | μΑ | Vss ≤ Vpin ≤ Vdd | | D063 | | OSC1 | _ | ±1 | μΑ | Vss ≤ Vpin ≤ Vdd | | | IPU | Weak Pull-up Current | | | | | | D070 | IPURB | PORTB weak pull-up current | 50 | 400 | μΑ | VDD = 5V, VPIN = VSS | **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PICmicro device be driven with an external clock while in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: Parameter is characterized but not tested. # 25.3 DC Characteristics: PIC18F2331/2431/4331/4431 (Industrial) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | DC CHA | RACTE | RISTICS | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | |---------------------|-------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------------------------------------------------------------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | | | | | Vol | Output Low Voltage | | | | | | | | D080 | | I/O ports | _ | 0.6 | V | IOL = $8.5 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | | D083 | | OSC2/CLKO<br>(RC, RCIO, EC, ECIO modes) | _ | 0.6 | V | IOL = $1.6 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | | | Vон | Output High Voltage <sup>(3)</sup> | | | | | | | | D090 | | I/O ports | VDD - 0.7 | _ | V | IOH = $-3.0$ mA, VDD = $4.5$ V, $-40$ °C to $+85$ °C | | | | D092 | | OSC2/CLKO<br>(RC, RCIO, EC, ECIO modes) | VDD - 0.7 | _ | V | IOH = -1.3 mA, $VDD = 4.5V$ , $-40^{\circ}C$ to $+85^{\circ}C$ | | | | D150 | Vod | Open-Drain High Voltage | _ | 8.5 | V | RA4 pin | | | | | | Capacitive Loading Specs on Output Pins | | | | | | | | D100 <sup>(4)</sup> | Cosc <sub>2</sub> | OSC2 pin | _ | 15 | pF | In XT, HS and LP modes when external clock is used to drive OSC1 | | | | D101 | Сю | All I/O pins and OSC2<br>(in RC mode) | _ | 50 | pF | To meet the AC Timing Specifications | | | | D102 | Св | SCL, SDA | _ | 400 | pF | I <sup>2</sup> C™ Specification | | | - **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PICmicro device be driven with an external clock while in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: Parameter is characterized but not tested. TABLE 25-1: MEMORY PROGRAMMING REQUIREMENTS | DC Cha | racteris | stics | | | | | unless otherwise stated)<br>≤ +85°C for industrial | |--------------|----------|----------------------------------------------------------------------|------|------|-------|-------|------------------------------------------------------------| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | Internal Program Memory<br>Programming Specifications <sup>(1)</sup> | | | | | | | D110 | VPP | Voltage on MCLR/VPP pin | 9.00 | _ | 13.25 | V | (Note 3) | | D112 | IPP | Current into MCLR/VPP pin | _ | _ | 300 | μΑ | | | D113 | IDDP | Supply Current during<br>Programming | _ | _ | 1 | mA | | | | | Data EEPROM Memory | | | | | | | D120 | ED | Byte Endurance | 100K | 1M | _ | E/W | -40°C to +85°C | | D121 | VDRW | VDD for Read/Write | VMIN | _ | 5.5 | V | Using EECON to read/write VMIN = Minimum operating voltage | | D122 | TDEW | Erase/Write Cycle Time | _ | 4 | _ | ms | | | D123 | TRETD | Characteristic Retention | 40 | _ | _ | Year | Provided no other specifications are violated | | D124 | TREF | Number of Total Erase/Write Cycles before Refresh <sup>(2)</sup> | 1M | 10M | _ | E/W | -40°C to +85°C | | | | Program Flash Memory | | | | | | | D130 | EР | Cell Endurance | 10K | 100K | _ | E/W | -40°C to +85°C | | D131 | VPR | VDD for Read | VMIN | _ | 5.5 | V | VMIN = Minimum operating voltage | | D132 | VIE | VDD for Block Erase | 4.5 | _ | 5.5 | V | Using ICSP port | | D132A | Viw | VDD for Externally Timed Erase or Write | 4.5 | _ | 5.5 | V | Using ICSP port | | D132B | VPEW | VDD for Self-timed Write | VMIN | _ | 5.5 | V | VMIN = Minimum operating voltage | | D133 | TIE | ICSP Block Erase Cycle Time | _ | 4 | _ | ms | VDD > 4.5V | | D133A | Tıw | ICSP Erase or Write Cycle Time (externally timed) | 1 | _ | _ | ms | VDD > 4.5V | | D133A | Tıw | Self-timed Write Cycle Time | _ | 2 | _ | ms | | | D134 | TRETD | Characteristic Retention | 40 | 100 | | Year | Provided no other specifications are violated | <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **3:** Required only if low-voltage programming is disabled. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 351 **Note 1:** These specifications are for programming the on-chip program memory through the use of Table Write instructions. <sup>2:</sup> Refer to **Section 7.8 "Using the Data EEPROM"** for a more detailed discussion on data EEPROM endurance. FIGURE 25-3: LOW-VOLTAGE DETECT CHARACTERISTICS TABLE 25-2: LOW-VOLTAGE DETECT CHARACTERISTICS | | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |--------------|--------|------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------------|--|--| | Param<br>No. | Symbol | Characteristic | | Min | Тур† | Max | Units | Conditions | | | | D420 | | LVD Voltage on VDD | LVV = 0010 | 2.08 | 2.26 | 2.44 | V | | | | | | | Transition High to Low | LVV = 0011 | 2.26 | 2.45 | 2.65 | ٧ | | | | | | | | LVV = 0100 | 2.35 | 2.55 | 2.76 | V | | | | | | | LVV = 0101 | 2.55 | 2.77 | 2.99 | V | | | | | | | | | LVV = 0110 | 2.64 | 2.87 | 3.10 | V | | | | | | | | LVV = 0111 | 2.82 | 3.07 | 3.31 | V | | | | | | | | LVV = 1000 | 3.09 | 3.36 | 3.63 | V | | | | | | | | LVV = 1001 | 3.29 | 3.57 | 3.86 | V | | | | | | | | LVV = 1010 | 3.38 | 3.67 | 3.96 | V | | | | | | | | LVV = 1011 | 3.56 | 3.87 | 4.18 | V | | | | | | | | LVV = 1100 | 3.75 | 4.07 | 4.40 | ٧ | | | | | | | | LVV = 1101 | 3.93 | 4.28 | 4.62 | V | | | | | | | | LVV = 1110 | 4.23 | 4.60 | 4.96 | V | | | | <sup>†</sup> Production tested at TAMB = 25°C. Specifications over temp. limits ensured by characterization. ### 25.4 AC (Timing) Characteristics ### 25.4.1 TIMING PARAMETER SYMBOLOGY The timing parameter symbols have been created following one of the following formats: | 1. TppS2pp | S | 3. Tcc:st | (I <sup>2</sup> C specifications only) | |--------------------------|----------------------------------|-----------|----------------------------------------| | 2. TppS | | 4. Ts | (I <sup>2</sup> C specifications only) | | Т | | | | | F | Frequency | T | Time | | Lowercase | letters (pp) and their meanings: | | | | pp | | | | | СС | CCP1 | osc | OSC1 | | ck | CLKO | rd | RD | | cs | CS | rw | RD or WR | | di | SDI | sc | SCK | | do | SDO | SS | SS | | dt | Data in | tO | T0CKI | | io | I/O port | t1 | T1CKI | | mc | MCLR | wr | WR | | Uppercase | letters and their meanings: | | | | S | | | | | F | Fall | Р | Period | | Н | High | R | Rise | | 1 | Invalid (Hi-impedance) | V | Valid | | L | Low | Z | Hi-impedance | | I <sup>2</sup> C only | | | | | AA | output access | High | High | | BUF | Bus free | Low | Low | | Tcc:st (I <sup>2</sup> C | specifications only) | | | | CC | | | | | HD | Hold | SU | Setup | | ST | | | | | DAT | DATA input hold | STO | Stop condition | | STA | Start condition | | | © 2003 Microchip Technology Inc. Preliminary DS39616B-page 353 #### 25.4.2 TIMING CONDITIONS The temperature and voltages specified in Table 25-3 apply to all timing specifications unless otherwise noted. Figure 25-4 specifies the load conditions for the timing specifications. Because of space limitations, the generic terms "PIC18FXX31" and "PIC18LFXX31" are used throughout this section to refer to the PIC18F2331/2431/4331/4431 and PIC18LF2331/2431/4331/4431 families of devices specifically, and only those devices. #### TABLE 25-3: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial AC CHARACTERISTICS Operating temperature -40°C ≤ TA ≤ +85°C for industrial Operating voltage VDD range as described in DC spec Section 25.1 and Note: Section 25.3. LF parts operate for industrial temperatures only. #### FIGURE 25-4: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS #### 25.4.3 TIMING DIAGRAMS AND SPECIFICATIONS FIGURE 25-5: EXTERNAL CLOCK TIMING (ALL MODES EXCEPT PLL) TABLE 25-4: EXTERNAL CLOCK TIMING REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | |---------------|--------|----------------------------------------|-----|--------|-------|--------------| | 1A | Fosc | External CLKI Frequency <sup>(1)</sup> | DC | 40 | MHz | EC, ECIO | | | | Oscillator Frequency <sup>(1)</sup> | DC | 4 | MHz | RC osc | | | | | 0.1 | 4 | MHz | XT osc | | | | | 4 | 25 | MHz | HS osc | | | | | 4 | 10 | MHz | HS + PLL osc | | | | | 5 | 200 | kHz | LP Osc mode | | 1 | Tosc | External CLKI Period <sup>(1)</sup> | 25 | _ | ns | EC, ECIO | | | | Oscillator Period <sup>(1)</sup> | 250 | _ | ns | RC osc | | | | | 250 | 10,000 | ns | XT osc | | | | | 25 | 250 | ns | HS osc | | | | | 100 | 250 | ns | HS + PLL osc | | | | | 25 | | μs | LP osc | | 2 | TCY | Instruction Cycle Time <sup>(1)</sup> | 100 | _ | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) | 30 | _ | ns | XT osc | | | TosH | High or Low Time | 2.5 | _ | μs | LP osc | | | | | 10 | _ | ns | HS osc | | 4 | TosR, | External Clock in (OSC1) | _ | 20 | ns | XT osc | | | TosF | Rise or Fall Time | _ | 50 | ns | LP osc | | | | | _ | 7.5 | ns | HS osc | Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period for all configurations except PLL. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 355 TABLE 25-5: PLL CLOCK TIMING SPECIFICATIONS (VDD = 4.2V TO 5.5V) | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |--------------|--------------|-------------------------------|-----|------|-----|-------|--------------| | F10 | Fosc | Oscillator Frequency Range | 4 | _ | 10 | MHz | HS mode only | | F11 | Fsys | On-chip VCO System Frequency | 16 | _ | 40 | MHz | HS mode only | | F12 | TPLL | PLL Start-up Time (Lock Time) | _ | _ | 2 | ms | | | F13 | $\Delta$ CLK | CLKO Stability (Jitter) | -2 | _ | +2 | % | | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. TABLE 25-6: INTERNAL RC ACCURACY PIC18F2331/2431/4331/4431 (Industrial) PIC18LF2331/2431/4331/4431 (Industrial) | | <b>1220/1320</b><br>ustrial) | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | | | |--------------|----------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------------|------------|--|--|--|--|--| | | F1220/1320<br>ustrial) | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | | | | Param<br>No. | Device | Min | Тур | Max | Units | Conditions | | | | | | | | | NTOSC Accuracy @ Freq = 8 MHz, 4 MHz, 2 MHz, 1 MHz, 500 kHz, 250 kHz, 125 kHz <sup>(1)</sup> | | | | | | | | | | | | | F2 | PIC18LF2331/2431/4331/4431 | -15 | +/-5 | +15 | % | 25°C | VDD = 3.0V | | | | | | | F3 | All devices | -15 | +/-5 | +15 | % | 25°C | VDD = 5.0V | | | | | | | | INTRC Accuracy @ Freq = 31 I | kHz <sup>(2)</sup> | | | | | _ | | | | | | | F5 | PIC18LF2331/2431/4331/4431 | 26.562 | _ | 35.938 | kHz | 25°C | VDD = 3.0V | | | | | | | F6 | All devices | 26.562 | _ | 35.938 | kHz | 25°C | VDD = 5.0V | | | | | | | | INTRC Stability <sup>(3)</sup> | | | | | | | | | | | | | F8 | PIC18LF2331/2431/4331/4431 | TBD | 1 | TBD | % | 25°C | VDD = 3.0V | | | | | | | F9 | All devices | TBD | 1 | TBD | % | 25°C | VDD = 5.0V | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: Frequency calibrated at 25°C. OSCTUNE register can be used to compensate for temperature drift. - 2: INTRC frequency after calibration. - 3: Change of INTRC frequency as VDD changes. Q1 Q4 Q2 Q3 OSC1 CLKO I/O Pin (Input) I/O Pin New Value Old Value (Output) Refer to Figure 25-4 for load conditions. **FIGURE 25-6: CLKO AND I/O TIMING** **TABLE 25-7: CLKO AND I/O TIMING REQUIREMENTS** Note: | Param<br>No. | Symbol | Characteri | stic | Min | Тур | Max | Units | Conditions | |--------------|----------|---------------------------------------|---------------------|---------------|-----|--------------|-------|------------| | 10 | TosH2ckL | OSC1 ↑ to CLKO ↓ | | _ | 75 | 200 | ns | (1) | | 11 | TosH2ckH | OSC1 ↑ to CLKO ↑ | | _ | 75 | 200 | ns | (1) | | 12 | TckR | CLKO rise time | | _ | 35 | 100 | ns | (1) | | 13 | TckF | CLKO fall time | | _ | 35 | 100 | ns | (1) | | 14 | TckL2ioV | CLKO ↓ to Port out valid | | _ | _ | 0.5 Tcy + 20 | ns | (1) | | 15 | TioV2ckH | Port in valid before CLKC | ) ↑ | 0.25 Tcy + 25 | _ | _ | ns | (1) | | 16 | TckH2ioI | Port in hold after CLKO 1 | | 0 | _ | _ | ns | (1) | | 17 | TosH2ioV | OSC1 <sup>↑</sup> (Q1 cycle) to Por | t out valid | _ | 50 | 150 | ns | | | 18 | TosH2iol | OSC1↑ (Q2 cycle) to | PIC18FXX31 | 100 | _ | _ | ns | | | 18A | | Port input invalid (I/O in hold time) | PIC18LFXX31 | 200 | _ | _ | ns | | | 19 | TioV2osH | Port input valid to OSC1 | (I/O in setup time) | 0 | _ | _ | ns | | | 20 | TioR | Port output rise time | PIC18FXX31 | _ | 10 | 25 | ns | | | 20A | | | PIC18LFXX31 | _ | _ | 60 | ns | | | 21 | TioF | Port output fall time | PIC18FXX31 | _ | 10 | 25 | ns | | | 21A | | | PIC18LFXX31 | _ | _ | 60 | ns | | | 22†† | TINP | INT pin high or low time | | Tcy | _ | _ | ns | | | 23†† | TRBP | RB7:RB4 change INT hig | h or low time | Tcy | _ | _ | ns | | | 24†† | TRCP | RB7:RB4 change INT hig | h or low time | 20 | | | ns | | <sup>††</sup> These parameters are asynchronous events not related to any internal clock edges. Note 1: Measurements are taken in RC mode, where CLKO output is 4 x Tosc. **Preliminary** © 2003 Microchip Technology Inc. DS39616B-page 357 FIGURE 25-7: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING FIGURE 25-8: BROWN-OUT RESET TIMING TABLE 25-8: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER AND BROWN-OUT RESET REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | Min | Тур | Max | Units | Conditions | |---------------|--------|---------------------------------------------------------|-----------|------|-----------|-------|-----------------------| | 30 | TmcL | MCLR Pulse Width (low) | 2 | _ | _ | μs | | | 31 | TWDT | Watchdog Timer Time-out Period (No Postscaler) | _ | 4.00 | TBD | ms | | | 32 | Tost | Oscillation Start-up Timer Period | 1024 Tosc | _ | 1024 Tosc | _ | Tosc = OSC1 period | | 33 | TPWRT | Power-up Timer Period | _ | 65.5 | TBD | ms | | | 34 | Tıoz | I/O Hi-impedance from MCLR Low or Watchdog Timer Reset | _ | 2 | _ | μs | | | 35 | TBOR | Brown-out Reset Pulse Width | 200 | _ | _ | μs | VDD ≤ BVDD (see D005) | | 36 | TIVRST | Time for Internal Reference<br>Voltage to become stable | _ | 20 | 50 | μs | | | 37 | TLVD | Low-Voltage Detect Pulse Width | 200 | _ | _ | μs | VDD ≤ VLVD | FIGURE 25-9: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS TABLE 25-9: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | Param<br>No. | Symbol | | Characterist | ic | Min | Max | Units | Conditions | |--------------|-----------|---------------------------|---------------------|----------------|----------------------------------------------|--------|-------|------------------------------------------| | 40 | Tt0H | T0CKI High | Pulse Width | No Prescaler | 0.5 Tcy + 20 | _ | ns | | | | | | | With Prescaler | 10 | _ | ns | | | 41 | Tt0L | T0CKI Low | Pulse Width | No Prescaler | 0.5 Tcy + 20 | _ | ns | | | | | | | With Prescaler | 10 | _ | ns | | | 42 | Tt0P | T0CKI Peri | od | No Prescaler | Tcy + 10 | _ | ns | | | | | | | With Prescaler | Greater of:<br>20 ns or <u>Tcy + 40</u><br>N | _ | ns | N = prescale<br>value<br>(1, 2, 4,, 256) | | 45 | Tt1H | T1CKI | Synchronous, no | prescaler | 0.5 Tcy + 20 | _ | ns | , , , , , , , , , , , , , , , , , , , , | | | | High Time | Synchronous, | PIC18FXX31 | 10 | | ns | | | | | | with prescaler | PIC18LFXX31 | 25 | | ns | | | | | | Asynchronous | PIC18FXX31 | 30 | _ | ns | | | | | | | PIC18LFXX31 | 50 | _ | ns | | | 46 | Tt1L | T1CKI | Synchronous, no | prescaler | 0.5 Tcy + 5 | _ | ns | | | | | Low Time | Synchronous, | PIC18FXX31 | 10 | _ | ns | | | | | | with prescaler | PIC18LFXX31 | 25 | _ | ns | | | | | | Asynchronous | PIC18FXX31 | 30 | | ns | | | | | | | PIC18LFXX31 | TBD | TBD | ns | | | 47 | Tt1P | T1CKI<br>Input<br>Period | Synchronous | nchronous 2 | | _ | ns | N = prescale<br>value<br>(1, 2, 4, 8) | | | | | Asynchronous | | 60 | _ | ns | | | | Ft1 | T1CKI Osc | illator Input Frequ | ency Range | DC | 50 | kHz | | | 48 | Tcke2tmrl | Delay from<br>Timer Incre | External T1CKI C | Clock Edge to | 2 Tosc | 7 Tosc | _ | | © 2003 Microchip Technology Inc. Preliminary DS39616B-page 359 FIGURE 25-10: CAPTURE/COMPARE/PWM TIMINGS (ALL CCP MODULES) TABLE 25-10: CAPTURE/COMPARE/PWM REQUIREMENTS (ALL CCP MODULES) | Param<br>No. | Symbol | С | haracteristi | С | Min | Max | Units | Conditions | |--------------|--------|------------------|--------------|-------------|-----------------|-----|-------|-----------------------------------| | 50 | TccL | CCPx input low | No Prescal | er | 0.5 Tcy + 20 | _ | ns | | | | | time | With | PIC18FXX31 | 10 | _ | ns | | | | | | Prescaler | PIC18LFXX31 | 20 | _ | ns | | | 51 | TccH | CCPx input high | No Prescal | er | 0.5 Tcy + 20 | _ | ns | | | | | time | With | PIC18FXX31 | 10 | _ | ns | | | | | | Prescaler | PIC18LFXX31 | 20 | _ | ns | | | 52 | TccP | CCPx input perio | od | | 3 Tcy + 40<br>N | _ | ns | N = prescale<br>value (1,4 or 16) | | 53 | TccR | CCPx output fall | time | PIC18FXX31 | _ | 25 | ns | | | | | | | PIC18LFXX31 | _ | 45 | ns | | | 54 | TccF | CCPx output fall | time | PIC18FXX31 | _ | 25 | ns | | | | | | | PIC18LFXX31 | _ | 45 | ns | | FIGURE 25-11: EXAMPLE SPI MASTER MODE TIMING (CKE = 0) TABLE 25-11: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0) | Param<br>No. | Symbol | Characteristi | ic | Min | Max | Units | Conditions | |--------------|-----------------------|------------------------------------------|---------------------------------------------------------|---------------|-----|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | | Tcy | _ | ns | | | 71 | TscH | SCK input high time | nput high time Continuous | | _ | ns | | | 71A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 72 | TscL | SCK input low time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 73 | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to | o SCK edge | 100 | _ | ns | | | 73A | Тв2в | Last clock edge of Byte1 to the of Byte2 | Last clock edge of Byte1 to the 1st clock edge of Byte2 | | _ | ns | (Note 2) | | 74 | TscH2diL,<br>TscL2diL | Hold time of SDI data input to | SCK edge | 100 | _ | ns | | | 75 | TdoR | SDO data output rise time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | _ | 45 | ns | | | 76 | TdoF | SDO data output fall time | | _ | 25 | ns | | | 78 | TscR | SCK output rise time | CK output rise time PIC18FXX31 | | 25 | ns | | | | | (Master mode) | laster mode) PIC18LFXX31 | | 45 | ns | | | 79 | TscF | SCK output fall time (Master mode) | | _ | 25 | ns | | | 80 | TscH2doV, | SDO data output valid after | PIC18FXX31 | _ | 50 | ns | | | | TscL2doV | SCK edge | PIC18LFXX31 | _ | 100 | ns | | 2: Only if Parameter # 71A and # 72A are used. FIGURE 25-12: **EXAMPLE SPI MASTER MODE TIMING (CKE = 1)** TABLE 25-12: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 1) | Param.<br>No. | Symbol | Characterist | ic | Min | Max | Units | Conditions | |---------------|-----------------------|------------------------------------------|------------------|---------------|-----|-------|------------| | 71 | TscH | SCK input high time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 71A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 72 | TscL | SCK input low time | | | _ | ns | | | 72A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 73 | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input t | o SCK edge | 100 | _ | ns | | | 73A | Тв2в | Last clock edge of Byte1 to the of Byte2 | e 1st clock edge | 1.5 Tcy + 40 | _ | ns | (Note 2) | | 74 | TscH2diL,<br>TscL2diL | Hold time of SDI data input to | SCK edge | 100 | _ | ns | | | 75 | TdoR | SDO data output rise time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | | 45 | ns | | | 76 | TdoF | SDO data output fall time | | _ | 25 | ns | | | 78 | TscR | SCK output rise time | PIC18FXX31 | _ | 25 | ns | | | | | (Master mode) | PIC18LFXX31 | | 45 | ns | | | 79 | TscF | SCK output fall time (Master r | node) | _ | 25 | ns | | | 80 | TscH2doV, | SDO data output valid after | PIC18FXX31 | _ | 50 | ns | | | | TscL2doV | SCK edge | PIC18LFXX31 | | 100 | ns | | | 81 | TdoV2scH,<br>TdoV2scL | SDO data output setup to SC | K edge | Tcy | _ | ns | | 2: Only if Parameter # 71A and # 72A are used. FIGURE 25-13: **EXAMPLE SPI SLAVE MODE TIMING (CKE = 0)** TABLE 25-13: EXAMPLE SPI MODE REQUIREMENTS (SLAVE MODE TIMING (CKE = 0)) | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|-----------------------|---------------------------------------------|---------------|---------------|-----|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | SCK↑ input | | 1 | ns | | | 71 | TscH | SCK input high time | Continuous | 1.25 Tcy + 30 | - | ns | | | 71A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 72 | TscL | SCK input low time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | (Slave mode) | Single Byte | 40 | - | ns | (Note 1) | | 73 | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to SCK ed | ge | 100 | | ns | | | 73A | Тв2в | Last clock edge of Byte1 to the first clock | edge of Byte2 | 1.5 Tcy + 40 | _ | ns | (Note 2) | | 74 | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK edg | е | 100 | | ns | | | 75 | TdoR | SDO data output rise time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | | 45 | ns | | | 76 | TdoF | SDO data output fall time | | _ | 25 | ns | | | 77 | TssH2doZ | SS↑ to SDO output hi-impedance | | 10 | 50 | ns | | | 78 | TscR | SCK output rise time (Master mode) | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | | 45 | ns | | | 79 | TscF | SCK output fall time (Master mode) | | _ | 25 | ns | | | 80 | TscH2doV, | SDO data output valid after SCK edge | PIC18FXX31 | | 50 | ns | | | | TscL2doV | | PIC18LFXX31 | | 100 | ns | | | 83 | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge | | 1.5 Tcy + 40 | _ | ns | | 2: Only if Parameter # 71A and # 72A are used. FIGURE 25-14: **EXAMPLE SPI SLAVE MODE TIMING (CKE = 1)** TABLE 25-14: EXAMPLE SPI SLAVE MODE REQUIREMENTS (CKE = 1) | Param<br>No. | Symbol | Characteristic | : | Min | Max | Units | Conditions | |--------------|-----------------------|---------------------------------------|---------------------|---------------|-----|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | | Tcy | | ns | | | 71 | TscH | SCK input high time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 71A | | (Slave mode) | Single Byte | 40 | | ns | (Note 1) | | 72 | TscL | SCK input low time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | (Slave mode) | Single Byte | 40 | | ns | (Note 1) | | 73A | Тв2в | Last clock edge of Byte1 to the first | clock edge of Byte2 | 1.5 Tcy + 40 | | ns | (Note 2) | | 74 | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCI | K edge | 100 | _ | ns | | | 75 | TdoR | SDO data output rise time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | | 45 | ns | | | 76 | TdoF | SDO data output fall time | | _ | 25 | ns | | | 77 | TssH2doZ | SS↑ to SDO output hi-impedance | | 10 | 50 | ns | | | 78 | TscR | SCK output rise time | PIC18FXX31 | | 25 | ns | | | | | (Master mode) | PIC18LFXX31 | | 45 | ns | | | 79 | TscF | SCK output fall time (Master mode | e) | | 25 | ns | | | 80 | TscH2doV, | SDO data output valid after SCK | PIC18FXX31 | | 50 | ns | | | | TscL2doV | edge | PIC18LFXX31 | _ | 100 | ns | | | 82 | TssL2doV | SDO data output valid after SS↓ | PIC18FXX31 | | 50 | ns | | | | | edge | PIC18LFXX31 | | 100 | ns | | | 83 | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge | | 1.5 Tcy + 40 | _ | ns | | 2: Only if Parameter #71A and #72A are used. FIGURE 25-15: I<sup>2</sup>C BUS START/STOP BITS TIMING TABLE 25-15: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS (SLAVE MODE) | Param.<br>No. | Symbol | Characte | ristic | Min | Max | Units | Conditions | |---------------|---------|-----------------|--------------|------|-----|-------|------------------------------| | 90 | Tsu:sta | Start condition | 100 kHz mode | 4700 | _ | ns | Only relevant for repeated | | | | Setup time | 400 kHz mode | 600 | _ | | Start condition | | 91 | THD:STA | Start condition | 100 kHz mode | 4000 | _ | ns | After this period, the first | | | | Hold time | 400 kHz mode | 600 | _ | | clock pulse is generated | | 92 | Tsu:sto | Stop condition | 100 kHz mode | 4700 | _ | ns | | | | | Setup time | 400 kHz mode | 600 | _ | | | | 93 | THD:STO | Stop condition | 100 kHz mode | 4000 | _ | ns | | | | | Hold time | 400 kHz mode | 600 | _ | | | FIGURE 25-16: I<sup>2</sup>C BUS DATA TIMING © 2003 Microchip Technology Inc. Preliminary DS39616B-page 365 TABLE 25-16: I<sup>2</sup>C BUS DATA REQUIREMENTS (SLAVE MODE) | Param.<br>No. | Symbol | Characte | eristic | Min | Max | Units | Conditions | |---------------|---------|------------------------|--------------|-------------|------|-------|-------------------------------------------------| | 100 | THIGH | Clock high time | 100 kHz mode | 4.0 | _ | μs | PIC18FXX31 must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 0.6 | _ | μs | PIC18FXX31 must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5 TcY | _ | | | | 101 | TLOW | Clock low time | 100 kHz mode | 4.7 | _ | μs | PIC18FXX31 must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 1.3 | _ | μs | PIC18FXX31 must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5 TcY | _ | | | | 102 | TR | SDA and SCL rise | 100 kHz mode | _ | 1000 | ns | | | | | time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | CB is specified to be from 10 to 400 pF | | 103 | TF | SDA and SCL fall | 100 kHz mode | _ | 300 | ns | | | | | time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | CB is specified to be from 10 to 400 pF | | 90 | Tsu:sta | Start condition setup | 100 kHz mode | 4.7 | _ | μs | Only relevant for repeated | | | | time | 400 kHz mode | 0.6 | | μs | Start condition | | 91 | THD:STA | Start condition hold | 100 kHz mode | 4.0 | _ | μs | After this period, the first clock | | | | time | 400 kHz mode | 0.6 | _ | μs | pulse is generated | | 106 | THD:DAT | Data input hold time | 100 kHz mode | 0 | _ | ns | | | | | | 400 kHz mode | 0 | 0.9 | μs | | | 107 | TSU:DAT | Data input setup time | 100 kHz mode | 250 | | ns | (Note 2) | | | | | 400 kHz mode | 100 | | ns | | | 92 | Tsu:sto | Stop condition setup | 100 kHz mode | 4.7 | _ | μs | | | | | time | 400 kHz mode | 0.6 | _ | μs | | | 109 | TAA | Output valid from | 100 kHz mode | _ | 3500 | ns | (Note 1) | | | | clock | 400 kHz mode | _ | _ | ns | | | 110 | TBUF | Bus free time | 100 kHz mode | 4.7 | _ | μs | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | μs | before a new transmission can start | | D102 | Св | Bus capacitive loading | | _ | 400 | pF | | **Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions. TR max. + Tsu:DAT = 1000 + 250 = 1250 ns (according to the Standard mode $I^2C$ bus specification) before the SCL line is released. <sup>2:</sup> A Fast mode I<sup>2</sup>C bus device can be used in a Standard mode I<sup>2</sup>C bus system, but the requirement TSU:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line. FIGURE 25-17: SSP I<sup>2</sup>C BUS START/STOP BITS TIMING WAVEFORMS TABLE 25-17: SSP I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS | Param.<br>No. | Symbol | Characte | ristic | Min | Max | Units | Conditions | |---------------|---------|-----------------|---------------------------|------------------|-----|-------|--------------------------------| | 90 | Tsu:sta | Start condition | 100 kHz mode | 2(Tosc)(BRG + 1) | - | ns | Only relevant for | | | | Setup time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | | repeated Start condition | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | | Condition | | 91 | THD:STA | Start condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ns | After this period, the | | | | Hold time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | | first clock pulse is generated | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | | generated | | 92 | Tsu:sto | Stop condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ns | | | | | Setup time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | | | | 93 | THD:STO | Stop condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ns | | | | | Hold time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | | | | **Note 1:** Maximum pin capacitance = 10 pF for all $I^2$ C pins. FIGURE 25-18: SSP I<sup>2</sup>C BUS DATA TIMING © 2003 Microchip Technology Inc. Preliminary DS39616B-page 367 TABLE 25-18: SSP I<sup>2</sup>C BUS DATA REQUIREMENTS | Param.<br>No. | Symbol | Charac | teristic | Min | Max | Units | Conditions | |---------------|---------|--------------------|---------------------------|------------------|------|-------|------------------------------| | 100 | THIGH | Clock high time | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | 101 | TLOW | Clock low time | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | 102 | TR | SDA and SCL | 100 kHz mode | _ | 1000 | ns | CB is specified to be from | | | | rise time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | 10 to 400 pF | | | | | 1 MHz mode <sup>(1)</sup> | _ | 300 | ns | | | 103 | TF | SDA and SCL | 100 kHz mode | _ | 300 | ns | CB is specified to be from | | | | fall time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | 10 to 400 pF | | | | | 1 MHz mode <sup>(1)</sup> | _ | 100 | ns | | | 90 | Tsu:sta | Start condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | Only relevant for | | | | setup time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | Repeated Start | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | condition | | 91 | THD:STA | Start condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | After this period, the first | | | | hold time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | clock pulse is generated | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | 106 | THD:DAT | Data input | 100 kHz mode | 0 | _ | ns | | | | | hold time | 400 kHz mode | 0 | 0.9 | ms | | | | | | 1 MHz mode <sup>(1)</sup> | TBD | _ | ns | | | 107 | Tsu:dat | Data input | 100 kHz mode | 250 | _ | ns | (Note 2) | | | | setup time | 400 kHz mode | 100 | _ | ns | | | | | | 1 MHz mode <sup>(1)</sup> | TBD | _ | ns | | | 92 | Tsu:sto | Stop condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | setup time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | 109 | TAA | Output valid from | 100 kHz mode | _ | 3500 | ns | | | | | clock | 400 kHz mode | _ | 1000 | ns | | | | | | 1 MHz mode <sup>(1)</sup> | _ | _ | ns | | | 110 | TBUF | Bus free time | 100 kHz mode | 4.7 | _ | ms | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | ms | before a new transmission | | | | | 1 MHz mode <sup>(1)</sup> | TBD | _ | ms | can start | | D102 | Св | Bus capacitive loa | ading | _ | 400 | pF | | **Note 1:** Maximum pin capacitance = 10 pF for all $I^2\text{C}$ pins. <sup>2:</sup> A Fast mode I<sup>2</sup>C bus device can be used in a Standard mode I<sup>2</sup>C bus system, but parameter #107 ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line, parameter #102 + parameter #107 = 1000 + 250 = 1250 ns (for 100 kHz mode) before the SCL line is released. #### FIGURE 25-19: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING #### TABLE 25-19: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|----------|-----------------------------------|-------------|-----|-----|-------|------------| | 120 | TckH2dtV | SYNC XMIT (MASTER & SLAVE) | | | | | | | | | Clock high to data out valid | PIC18FXX31 | _ | 40 | ns | | | | | | PIC18LFXX31 | | 100 | ns | | | 121 | Tckrf | Clock out rise time and fall time | PIC18FXX31 | _ | 20 | ns | | | | | (Master mode) | PIC18LFXX31 | | 50 | ns | | | 122 | Tdtrf | Data out rise time and fall time | PIC18FXX31 | _ | 20 | ns | | | | | | PIC18LFXX31 | | 50 | ns | | #### FIGURE 25-20: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING #### TABLE 25-20: USART SYNCHRONOUS RECEIVE REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | |---------------|----------|--------------------------------------|-----|-----|-------|------------| | 125 | TdtV2ckl | SYNC RCV (MASTER & SLAVE) | 40 | | | | | | | Data hold before CK ↓ (DT hold time) | 10 | _ | ns | | | 126 | TckL2dtl | Data hold after CK ↓ (DT hold time) | 15 | | ns | | © 2003 Microchip Technology Inc. Preliminary DS39616B-page 369 TABLE 25-21: A/D CONVERTER CHARACTERISTICS: PIC18F2331/2431/4331/4431 (INDUSTRIAL) PIC18LF2331/2431/4331/4431 (INDUSTRIAL) | Param<br>No. | Symbol | Characteristic | Min | Тур | Max | Units | Conditions | |--------------|------------|---------------------------------------------------------|------------------|---------------------|------------------------|----------------|--------------------------------------------------------------------------------------------------| | Device S | upply | | | | | | <u> </u> | | | AVDD | Analog VDD Supply | VDD-0.3 | _ | VDD+0.3 | V | | | | AVss | Analog Vss Supply | Vss-0.3 | | Vss+0.3 | V | | | | IAD | Module Current (during conversion) | | 500<br>250 | | μA<br>μA | VDD = 5V<br>VDD = 2.5V | | | IADO | Module Current Off | | | 1.0 | μA | | | AC Timir | ng Parame | ters | | • | | | - | | A10 | FTHR | Throughput rate | | _ | 200<br>75 | ksps<br>ksps | VDD = 5V, single channel VDD < 3V, single channel | | A11 | TAD | A/D Clock Period | 385<br>1000 | | 20,000<br>20,000 | ns | VDD = 5V<br>VDD = 3V | | A12 | TRC | A/D Internal RC Oscillator Period | | 500<br>750<br>10000 | 1500<br>2250<br>20000 | ns<br>ns<br>ns | PIC18F parts<br>PIC18LF parts<br>AVDD < 3.0V | | A13 | TCNV | Conversion Time <sup>(1)</sup> | 12 | 12 | 12 | TAD | | | A14 | TACQ | Acquisition Time <sup>(2)</sup> | 2 <sup>(2)</sup> | | | TAD | | | A16 | Ттс | Conversion start from external | 1/4 TcY | | 1Tcy | | | | Referenc | e Inputs | | | • | | | - | | A20 | VREF | Reference voltage for 10-bit resolution (VREF+ - VREF-) | 1.5<br>1.8 | _ | AVDD-AVSS<br>AVDD-AVSS | V<br>V | VDD ≥ 3V<br>VDD < 3V | | A21 | VREFH | Reference voltage High (AVDD or VREF+) | 1.5V | _ | AVDD | V | VDD ≥ 3V | | A22 | VREFL | Reference voltage Low (AVss or VREF-) | AVss | _ | VREFH-1.5V | V | | | A23 | IREF | Reference Current | | 150μΑ<br>75μΑ | | | VDD = 5V<br>VDD = 2.5V | | Analog l | nput Chara | acteristics | | | | | | | A26 | Vain | Input Voltage <sup>(3)</sup> | AVss-0.3 | _ | AVDD+0.3 | V | | | A30 | ZAIN | Recommended impedance of analog voltage source | _ | _ | 2.5 | kΩ | | | A31 | ZCHIN | Analog channel input impedance | _ | | 10.0 | kΩ | VDD = 3.0 V | | DC Perfo | rmance | | | | | | | | A41 | NR | Resolution | | 10 bits | | _ | | | A42 | EIL | Integral Nonlinearity | _ | _ | < ±1 | LSb | $\begin{array}{c} \text{VDD} \geq 3.0 \text{V} \\ \text{VREFH} \geq 3.0 \text{V} \end{array}$ | | A43 | EIL | Differential Nonlinearity | _ | _ | < ±1 | LSb | $\begin{array}{c} \text{VDD} \geq 3.0\text{V} \\ \text{VREFH} \geq 3.0\text{V} \end{array}$ | | A45 | EOFF | Offset error | 1 | ±0.5 | < ±1.5 | LSb | $\begin{array}{c} \text{VDD} \geq 3.0\text{V} \\ \text{VREFH} \geq 3.0\text{V} \end{array}$ | | A46 | EGA | Gain error | _ | ±0.5 | < ±1.5 | LSb | $\begin{aligned} &\text{VDD} \geq 3.0 \text{V} \\ &\text{VREFH} \geq 3.0 \text{V} \end{aligned}$ | | A47 | _ | Monotonicity <sup>(4)</sup> | | guaranteed | t | _ | $VDD \ge 3.0V$<br>$VREFH \ge 3.0V$ | Note 1: Conversion time does not include acquisition time. See Section 20.0 "10-bit High-Speed Analog-to-Digital Converter (A/D) Module" for a full discussion of acquisition time requirements. <sup>2:</sup> In sequential modes, Tacq should be 12Tad or greater. <sup>3:</sup> For VDD < 2.7V and temperature below 0°C, VAIN should be limited to range < VDD/2. <sup>4:</sup> The A/D conversion result never decreases with an incraese in the input voltage, and has no missing codes. # 26.0 PRELIMINARY DC AND AC CHARACTERISTICS GRAPHS AND TABLES Graphs are not available at this time. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 371 NOTES: #### 27.0 PACKAGING INFORMATION #### 27.1 Package Marking Information 28-Lead PDIP (Skinny DIP) 28-Lead SOIC 40-Lead PDIP 44-Lead TQFP 44-Lead QFN Example Example Example Example Example **Legend:** XX...X Customer specific information\* Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information. \* Standard PICmicro device marking consists of Microchip part number, year code, week code, and traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price. #### 27.2 **Package Details** The following sections give the technical details of the packages. ### 28-Lead Skinny Plastic Dual In-line (SP) – 300 mil (PDIP) | | Units | | INCHES* | | | MILLIMETERS | | | |----------------------------|--------|-------|---------|-------|-------|-------------|-------|--| | Dimension | Limits | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 28 | | | 28 | | | | Pitch | р | | .100 | | | 2.54 | | | | Top to Seating Plane | Α | .140 | .150 | .160 | 3.56 | 3.81 | 4.06 | | | Molded Package Thickness | A2 | .125 | .130 | .135 | 3.18 | 3.30 | 3.43 | | | Base to Seating Plane | A1 | .015 | | | 0.38 | | | | | Shoulder to Shoulder Width | Е | .300 | .310 | .325 | 7.62 | 7.87 | 8.26 | | | Molded Package Width | E1 | .275 | .285 | .295 | 6.99 | 7.24 | 7.49 | | | Overall Length | D | 1.345 | 1.365 | 1.385 | 34.16 | 34.67 | 35.18 | | | Tip to Seating Plane | L | .125 | .130 | .135 | 3.18 | 3.30 | 3.43 | | | Lead Thickness | С | .008 | .012 | .015 | 0.20 | 0.29 | 0.38 | | | Upper Lead Width | B1 | .040 | .053 | .065 | 1.02 | 1.33 | 1.65 | | | Lower Lead Width | В | .016 | .019 | .022 | 0.41 | 0.48 | 0.56 | | | Overall Row Spacing § | eВ | .320 | .350 | .430 | 8.13 | 8.89 | 10.92 | | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | | <sup>\*</sup> Controlling Parameter Dimension D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-095 Drawing No. C04-070 <sup>§</sup> Significant Characteristic Notes: ### 28-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC) | | Units INCHES* | | | | N | IILLIMETERS | 3 | |--------------------------|---------------|------|------|------|-------|-------------|-------| | Dimension | Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 28 | | | 28 | | | Pitch | р | | .050 | | | 1.27 | | | Overall Height | Α | .093 | .099 | .104 | 2.36 | 2.50 | 2.64 | | Molded Package Thickness | A2 | .088 | .091 | .094 | 2.24 | 2.31 | 2.39 | | Standoff § | A1 | .004 | .008 | .012 | 0.10 | 0.20 | 0.30 | | Overall Width | Е | .394 | .407 | .420 | 10.01 | 10.34 | 10.67 | | Molded Package Width | E1 | .288 | .295 | .299 | 7.32 | 7.49 | 7.59 | | Overall Length | D | .695 | .704 | .712 | 17.65 | 17.87 | 18.08 | | Chamfer Distance | h | .010 | .020 | .029 | 0.25 | 0.50 | 0.74 | | Foot Length | L | .016 | .033 | .050 | 0.41 | 0.84 | 1.27 | | Foot Angle Top | ф | 0 | 4 | 8 | 0 | 4 | 8 | | Lead Thickness | С | .009 | .011 | .013 | 0.23 | 0.28 | 0.33 | | Lead Width | В | .014 | .017 | .020 | 0.36 | 0.42 | 0.51 | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-052 **Preliminary** © 2003 Microchip Technology Inc. DS39616B-page 375 <sup>\*</sup> Controlling Parameter § Significant Characteristic ### 40-Lead Plastic Dual In-line (P) - 600 mil (PDIP) | | Units | Units INCHES* | | | N | ILLIMETERS | 3 | |----------------------------|--------|---------------|-------|-------|-------|------------|-------| | Dimension | Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 40 | | | 40 | | | Pitch | р | | .100 | | | 2.54 | | | Top to Seating Plane | Α | .160 | .175 | .190 | 4.06 | 4.45 | 4.83 | | Molded Package Thickness | A2 | .140 | .150 | .160 | 3.56 | 3.81 | 4.06 | | Base to Seating Plane | A1 | .015 | | | 0.38 | | | | Shoulder to Shoulder Width | Е | .595 | .600 | .625 | 15.11 | 15.24 | 15.88 | | Molded Package Width | E1 | .530 | .545 | .560 | 13.46 | 13.84 | 14.22 | | Overall Length | D | 2.045 | 2.058 | 2.065 | 51.94 | 52.26 | 52.45 | | Tip to Seating Plane | L | .120 | .130 | .135 | 3.05 | 3.30 | 3.43 | | Lead Thickness | С | .008 | .012 | .015 | 0.20 | 0.29 | 0.38 | | Upper Lead Width | B1 | .030 | .050 | .070 | 0.76 | 1.27 | 1.78 | | Lower Lead Width | В | .014 | .018 | .022 | 0.36 | 0.46 | 0.56 | | Overall Row Spacing § | eВ | .620 | .650 | .680 | 15.75 | 16.51 | 17.27 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | <sup>\*</sup> Controlling Parameter Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-011 Drawing No. C04-016 <sup>§</sup> Significant Characteristic ### 44-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 1.0/0.10 mm Lead Form (TQFP) | | Units | INCHES | | | MILLIMETERS* | | | |--------------------------|----------|--------|------|------|--------------|-------|-------| | Dimension | n Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 44 | | | 44 | | | Pitch | р | | .031 | | | 0.80 | | | Pins per Side | n1 | | 11 | | | 11 | | | Overall Height | Α | .039 | .043 | .047 | 1.00 | 1.10 | 1.20 | | Molded Package Thickness | A2 | .037 | .039 | .041 | 0.95 | 1.00 | 1.05 | | Standoff § | A1 | .002 | .004 | .006 | 0.05 | 0.10 | 0.15 | | Foot Length | L | .018 | .024 | .030 | 0.45 | 0.60 | 0.75 | | Footprint (Reference) | (F) | | .039 | | 1.00 | | | | Foot Angle | ф | 0 | 3.5 | 7 | 0 | 3.5 | 7 | | Overall Width | Е | .463 | .472 | .482 | 11.75 | 12.00 | 12.25 | | Overall Length | D | .463 | .472 | .482 | 11.75 | 12.00 | 12.25 | | Molded Package Width | E1 | .390 | .394 | .398 | 9.90 | 10.00 | 10.10 | | Molded Package Length | D1 | .390 | .394 | .398 | 9.90 | 10.00 | 10.10 | | Lead Thickness | С | .004 | .006 | .008 | 0.09 | 0.15 | 0.20 | | Lead Width | В | .012 | .015 | .017 | 0.30 | 0.38 | 0.44 | | Pin 1 Corner Chamfer | CH | .025 | .035 | .045 | 0.64 | 0.89 | 1.14 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-026 Drawing No. C04-076 <sup>\*</sup> Controlling Parameter § Significant Characteristic ### 44-Lead Plastic Quad Flat No Lead Package (ML) 8x8 mm Body (QFN) **BOTTOM VIEW** | | Units | INCHES | | | MILLIMETERS* | | | | |--------------------|------------------|--------|----------|------|--------------|----------|------|--| | | Dimension Limits | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 44 | | | 44 | | | | Pitch | р | | .026 BSC | | 0.65 BSC | | | | | Overall Height | A | .031 | .035 | .039 | 0.80 | 0.90 | 1.00 | | | Standoff | A1 | .000 | .001 | .002 | 0 | 0.02 | 0.05 | | | Base Thickness | A3 | | .010 REF | | | 0.25 REF | | | | Overall Width | E | | .315 BSC | | | 8.00 BSC | | | | Exposed Pad Width | E2 | .262 | .268 | .274 | 6.65 | 6.80 | 6.95 | | | Overall Length | D | | .315 BSC | | | 8.00 BSC | | | | Exposed Pad Length | D2 | .262 | .268 | .274 | 6.65 | 6.80 | 6.95 | | | Lead Width | В | .012 | .013 | .013 | 0.30 | 0.33 | 0.35 | | | Lead Length | L | .014 | .016 | .018 | 0.35 | 0.40 | 0.45 | | <sup>\*</sup>Controlling Parameter Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC equivalent: M0-220 Drawing No. C04-103 ### APPENDIX A: REVISION HISTORY ### Revision A (June 2003) Original data sheet for PIC18F2331/2431/4331/4431 devices. #### **Revision B (December 2003)** The Electrical Specifications in **Section 25.0 "Electrical Characteristics"** have been updated and there have been minor corrections to the data sheet text. #### **APPENDIX B: DEVICE** **DIFFERENCES** The differences between the devices listed in this data sheet are shown in Table B-1. TABLE B-1: DEVICE DIFFERENCES | Features | PIC18F2331 | PIC18F2431 | PIC18F4331 | PIC18F4431 | |------------------------------------------|----------------------------|----------------------------|-----------------------------------------|-----------------------------------------| | Program Memory (Bytes) | 4096 | 8192 | 4096 | 8192 | | Program Memory (Instructions) | 2048 | 4096 | 2048 | 4096 | | Interrupt Sources | 22 | 22 | 34 | 34 | | I/O Ports | Ports A, B, C, D, E | Ports A, B, C, D, E | Ports A, B, C, D, E | Ports A, B, C, D, E | | Capture/Compare/PWM Modules | 2 | 2 | 2 | 2 | | Enhanced Capture/Compare/<br>PWM Modules | 1 | 1 | 1 | 1 | | Parallel Communications (PSP) | No | No | Yes | Yes | | 10-bit Analog-to-Digital Module | 5 input channels | 5 input channels | 9 input channels | 9 input channels | | Packages | 28-pin SDIP<br>28-pin SOIC | 28-pin SDIP<br>28-pin SOIC | 40-pin DIP<br>44-pin TQFP<br>44-pin QFN | 40-pin DIP<br>44-pin TQFP<br>44-pin QFN | ## APPENDIX C: CONVERSION CONSIDERATIONS This appendix discusses the considerations for converting from previous versions of a device to the ones listed in this data sheet. Typically, these changes are due to the differences in the process technology used. An example of this type of conversion is from a PIC16C74A to a PIC16C74B. **Not Applicable** # APPENDIX D: MIGRATION FROM BASELINE TO ENHANCED DEVICES This section discusses how to migrate from a baseline device (i.e., PIC16C5X) to an enhanced MCU device (i.e., PIC18FXXX). The following are the list of modifications over the PIC16C5X microcontroller family: **Not Currently Available** # APPENDIX E: MIGRATION FROM MID-RANGE TO ENHANCED DEVICES A detailed discussion of the differences between the mid-range MCU devices (i.e., PIC16CXXX) and the enhanced devices (i.e., PIC18FXXX) is provided in AN716, "Migrating Designs from PIC16C74A/74B to PIC18F442." The changes discussed, while device specific, are generally applicable to all mid-range to enhanced device migrations. This Application Note is available on Microchip's web site; www.Microchip.com. APPENDIX F: MIGRATION FROM HIGH-END TO ENHANCED DEVICES A detailed discussion of the migration pathway and differences between the high-end MCU devices (i.e., PIC17CXXX) and the enhanced devices (i.e., PIC18FXXX) is provided in AN726, "PIC17CXXX to PIC18FXXX Migration." This Application Note is available on Microchip's web site; www.Microchip.com. NOTES: ### **INDEX** | Α | | RC3 Pin | 120 | |------------------------------------------------------|----------|-----------------------------------------------|-----| | A/D | 242 | RC4 Pin | 120 | | Associated Registers | | RC6 Pin | 121 | | 3 | 239 | RC7 Pin | 122 | | Calculating the Minimum Required | 254 | RD0 Pin | 127 | | Acquisition Time | | RD1 Pin | 127 | | Special Event Trigger (CCP) | | RD2 Pin | 126 | | Absolute Maximum Ratings | | RD3 Pin | | | AC (Timing) Characteristics | 353 | RD4 Pin | | | Load Conditions for Device | | RD5 Pin | | | Timing Specifications | | RD7:RD6 Pins | | | Parameter Symbology | | RE2:RE0 Pins | | | Temperature and Voltage Specifications | | RE3 Pin | | | Timing Conditions | | Reads from Flash Program Memory | | | Access Bank | 70 | | | | ACK Pulse | 217, 218 | SSP (I <sup>2</sup> C Mode) | | | ADDLW | 293 | SSP (SPI Mode) | | | ADDWF | 293 | System Clock | | | ADDWFC | 294 | Table Read Operation | | | Analog-to-Digital Converter. See A/D. | | Table Write Operation | | | ANDLW | 294 | Table Writes to Flash Program Memory | | | ANDWF | _ | Timer0 in 16-bit Mode | _ | | Application Notes | | Timer0 in 8-bit Mode | 134 | | AN578 (Use of the SSP Module in the I <sup>2</sup> C | | Timer1 | 138 | | Multi-Master Environment) | 211 | Timer1 (16-bit Read/Write Mode) | 138 | | Assembler | | Timer2 | 144 | | MPASM Assembler | 221 | Timer5 | 146 | | | | USART Receive | 233 | | Auto-Wake-up on Sync Break Character | 235 | USART Transmit | 231 | | В | | Watchdog Timer | 278 | | | 70 | BN | | | Bank Select Register (BSR) | | BNC | | | BC | | BNN | | | BCF | | BNOV | | | BF bit | 212 | BNZ | | | Block Diagrams | | BOR. See Brown-out Reset. | 200 | | Analog Input Model | | BOV | 201 | | Capture Mode Operation | | BRA | | | Compare Mode Operation | 154 | | | | External Power-on Reset Circuit | | Break Character (12-bit) Transmit and Receive | | | (Slow VDD Power-up) | 46 | Brown-out Reset (BOR) | | | Fail-Safe Clock Monitor | 281 | BSF | | | Generic I/O Port | 107 | BTFSC | | | Interrupt Logic | 92 | BTFSS | | | Low-Voltage Detect (LVD) | 262 | BTG | | | Low-Voltage Detect (LVD) with External Input | | BZ | 302 | | On-Chip Reset Circuit | | С | | | PIC18F2331/2431 | | | | | PIC18F4331/4431 | | C Compilers | | | PLL | | MPLAB C17 | | | PWM (Standard) | | MPLAB C18 | | | RA0 Pin | | MPLAB C30 | 332 | | RA1 Pin | | CALL | 302 | | RA3:RA2 Pins | | Capture (CCP Module) | 153 | | RA4 Pin | | Associated Registers | 155 | | RA5 Pin | | CCP Pin Configuration | 153 | | - | _ | CCPR1H:CCPR1L Registers | | | RA6 Pin | | Software Interrupt | | | RB3:RB0 Pins | | Timer1 Mode Selection | | | RB4 Pin | | Capture/Compare/PWM (CCP) | | | RB5 Pin | * | Capture Mode. See Capture. | | | RB7:RB6 Pins | | CCP1 | 152 | | RC0 Pin | _ | CCPR1H Register | | | RC1 Pin | _ | | | | RC2 Pin | 119 | CCPR1L Register | 152 | | CCP2 | 152 | Operation During Code-Protect | 88 | |------------------------------------------|-----|---------------------------------------------|----------| | CCPR2H Register | | Protection Against Spurious Write | | | CCPR2L Register | | Reading | | | Compare Mode. See Compare. | | Using | | | PWM Mode. See PWM. | | Write Verify | | | Timer Resources | 152 | Writing | | | CKE bit | | Data Memory | | | CKP bit | | General Purpose Registers | | | Clock Sources | | Map for PIC18F2X31/4X31 | | | Selection Using OSCCON Register | | Special Function Registers | | | Clocking Scheme/Instruction Cycle | | Data/Address Bit (D/A) | | | CLRF | | DAW | | | CLRWDT | | DC and AC Characteristics | 300 | | | 303 | | 074 | | Code Examples | 00 | Graphs and Tables (Preliminary) | | | 16 x 16 Signed Multiply Routine | | DC Characteristics | | | 16 x 16 Unsigned Multiply Routine | | DCFSNZ | | | 8 x 8 Signed Multiply Routine | | DECF | | | 8 x 8 Unsigned Multiply Routine | | DECFSZ | 307 | | Changing Between Capture Prescalers | | Demonstration Boards | | | Computed GOTO Using an Offset Value | | PICDEM 1 | | | Data EEPROM Read | | PICDEM 17 | | | Data EEPROM Refresh Routine | 88 | PICDEM 18R PIC18C601/801 | 335 | | Data EEPROM Write | 87 | PICDEM 2 Plus | 334 | | Erasing a Flash Program Memory Row | 80 | PICDEM 3 PIC16C92X | 334 | | Fast Register Stack | 60 | PICDEM 4 | 334 | | How to Clear RAM (Bank 1) Using Indirect | | PICDEM LIN PIC16C43X | 335 | | Addressing | 71 | PICDEM USB PIC16C7X5 | 335 | | Implementing a Real-Time Clock Using a | | PICDEM.net Internet/Ethernet | 334 | | Timer1 Interrupt Service | 141 | Development Support | 331 | | Initializing PORTA | | Device Differences | | | Initializing PORTB | | Device Overview | | | Initializing PORTC | | Features (table) | | | Initializing PORTD | | New Core Features | | | Initializing PORTE | | Other Special Features | | | Reading a Flash Program Memory Word | | Direct Addressing | | | Saving Status, WREG and | | Direct Addressing | 1 2 | | BSR Registers in RAM | 106 | E | | | Writing to Flash Program Memory | | Effects of Power Managed Modes on Various | | | Code Protection | | Clock Sources | 20 | | | * | Electrical Characteristics | | | COMF | | Enhanced Universal Synchronous Asynchronous | 551 | | Compare (CCP Module) | | | 224 | | Associated Registers | | Receiver Transmitter (USART) | 221 | | CCP Pin Configuration | | Equations | 00 | | CCPR1 Register | | 16 x 16 Signed Multiplication Algorithm | | | Software Interrupt | | 16 x 16 Unsigned Multiplication Algorithm | | | Special Event Trigger | | A/D Acquisition Time | | | Timer1 Mode Selection | | A/D Minimum Charging Time | | | Computed GOTO | 63 | Errata | | | Configuration Bits | 267 | Evaluation and Programming Tools | | | Configuration Register Protection | 286 | External Clock Input | 23 | | Context Saving During Interrupts | 106 | F | | | Control Registers | | Г | | | EECON1 and EECON2 | 76 | Fail-Safe Clock Monitor | 267, 281 | | Conversion Considerations | 380 | Interrupts in Power-Managed Modes | 282 | | CPFSEQ | 304 | POR or Wake from Sleep | 282 | | CPFSGT | | WDT During Oscillator Failure | 281 | | CPFSLT | | Fast Register Stack | 60 | | Crystal Oscillator/Ceramic Resonator | | Firmware Instructions | | | organia Oceania Condition Condition | | Flash Program Memory | | | D | | Associated Registers | | | D/A Bit | 212 | Control Registers | | | Data EEPROM Code Protection | | Erase Sequence | | | | | · | | | Data EEPROM Memory | | Erasing | | | Associated Registers | | Operation During Code-Protect | | | EEADR Register | | Reading | | | EECON1 and EECON2 Registers | 85 | TABLAT Register | /8 | | Table Pointer | 78 | BZ | 302 | |---------------------------------------------|----------|-------------------------------------------------------------------------|------| | Boundaries Based on Operation | | CALL | 302 | | Table Pointer Boundaries | | CLRF | 303 | | Table Reads and Table Writes | | CLRWDT | | | Unexpected Termination of Write Operation | | COMF | | | Write Verify | | CPFSEQ | | | Writing to | | CPFSGT | | | FSCM. See Fail-Safe Clock Monitor. | 01 | CPFSLT | | | rscivi. see raii-sale clock Morillor. | | DAW | | | G | | | | | GOTO | 200 | DCFSNZ | | | GO10 | 300 | DECF | | | H | | DECFSZ | | | Hardware Multiplier | 90 | GOTO | | | • | | INCF | | | Introduction | | INCFSZ | | | Operation | | INFSNZ | | | Performance Comparison | | IORLW | | | HSPLL | 22 | IORWF | 310 | | I | | LFSR | 311 | | | 407 | MOVF | 311 | | I/O Ports | 107 | MOVFF | 312 | | I <sup>2</sup> C Mode | | MOVLB | 312 | | Addressing | | MOVLW | 313 | | Associated Registers | | MOVWF | 313 | | Master Mode | 220 | MULLW | 314 | | Mode Selection | | MULWF | 314 | | Multi-Master Mode | | NEGF | 315 | | Operation | 217 | NOP | 315 | | Reception | 218 | POP | 316 | | Slave Mode | | PUSH | 316 | | SCL and SDA Pins | 217 | RCALL | 317 | | Transmission | 219 | RESET | _ | | ID Locations | 267, 286 | RETFIE | - | | INCF | 308 | RETLW | | | INCFSZ | 309 | RETURN | | | In-Circuit Debugger | 286 | RLCF | | | In-Circuit Serial Programming (ICSP) | 267, 286 | RLNCF | | | Indirect Addressing | | RRCF | | | INDF and FSR Registers | 71 | RRNCF | | | Operation | 71 | SETF | | | Indirect Addressing Operation | 72 | SLEEP | _ | | Indirect File Operand | | SUBFWB | _ | | INFSNZ | | SUBLW | _ | | Initialization Conditions for all Registers | 48–51 | SUBWF | | | Instruction Cycle | | SUBWER | 004 | | Instruction Flow/Pipelining | | 005,775 | 02 1 | | Instruction Format | | SWAPF | | | Instruction Set | | TBLRD | | | ADDLW | | TBLWT | | | ADDWF | | TSTFSZ | | | ADDWFC | | XORLW | | | ANDLW | | XORWF | | | ANDWF | | Summary Table | | | BC | | Instructions in Program Memory | | | BCF | | Two-Word Instructions | 62 | | BN | | INTCON Register | | | | | RBIF Bit | | | BNCBNN | | INTCON Registers | 93 | | BNOV | - | Inter-Integrated Circuit (I <sup>2</sup> C). See I <sup>2</sup> C Mode. | | | | | Internal Oscillator Block | | | BNZ<br>BOV | | Adjustment | | | - | | INTIO Modes | | | BRA | | INTRC Output Frequency | | | BSF | | OSCTUNE Register | 24 | | BTFSCBTFSS | | Internal RC Oscillator | | | BTG | | Use with WDT | 278 | | 131\7 | | | | | Interrupt Sources | 267 | 0 | | |-----------------------------------------------|-------------|--------------------------------------|--------| | Capture Complete (CCP) | 153 | Opcode Field Descriptions | 285 | | Compare Complete (CCP) | 154 | OPTION_REG Register | 200 | | Interrupt-on-Change (RB7:RB4) | 112 | PSA Bit | 125 | | INTn Pin | 106 | TOCS Bit | | | PORTB, Interrupt-on-Change | 106 | T0PS2:T0PS0 Bits | | | TMR0 | | | | | TMR1 Overflow | | TOSE Bit | | | TMR2 to PR2 Match | | Oscillator Configuration | | | TMR2 to PR2 Match (PWM) | | EC | | | Interrupts | | ECIO | | | Interrupts, Enable Bits | | HS | | | CCP1 Enable (CCP1IE Bit) | 153 | HSPLL | | | Interrupts, Flag Bits | 100 | Internal Oscillator Block | | | CCP1 Flag (CCP1IF Bit) | 152 | INTIO1 | 21 | | <u> </u> | | INTIO2 | 21 | | CCP1IF Flag (CCP1IF Bit) | | LP | 21 | | Interrupt-on-Change (RB7:RB4) Flag (RBIF Bi | | RC | 21 | | INTOSC Frequency Drift | 42 | RCIO | 21 | | INTOSC, INTRC. See Internal Oscillator Block. | | XT | 21 | | IORLW | | Oscillator Selection | 267 | | IORWF | 310 | Oscillator Start-up Timer (OST) | | | IPR Registers | 102 | Oscillator Switching | | | | | Oscillator Transitions | | | L | | Oscillator, Timer1 | | | LFSR | 311 | Oscillator, Timer i | 131 | | Look-up Tables | 63 | Р | | | Low-Voltage Detect | 261 | P (Stop) bit | 210 | | Low-Voltage Detect | | | | | Characteristics | 352 | Packaging Information | | | Effects of a Reset | | Marking | | | Operation | | PICkit 1 Flash Starter Kit | | | Current Consumption | | PICSTART Plus Development Programmer | | | Reference Voltage Set Point | | PIE Registers | 99 | | Operation During Sleep | | Pin F <u>unctions</u> | | | | | MCLR/VPP/RE3 | 12, 15 | | Low-Voltage ICSP Programming | ∠00 | OSC1/CLKI/RA7 | | | LVD. See Low-Voltage Detect. | | OSC2/CLKO/RA6 | 12, 15 | | M | | RA0/AN0 | 12, 15 | | | <b>5</b> 7 | RA1/AN1 | 12, 15 | | Memory Organization | | RA2/AN2/VREF-/CAP1/INDX | 12, 15 | | Data Memory | | RA3/AN3/VREF+/CAP2/QEA | | | Program Memory | | RA4/AN4/CAP3/QEB | | | Memory Programming Requirements | | RA4/CAP3/QEB | | | Migration from Baseline to Enhanced Devices | | RA5/AN5/LVDIN | | | Migration from High-End to Enhanced Devices | | RB0/PWM0 | | | Migration from Mid-Range to Enhanced Devices | | RB1/PWM1 | | | MOVF | 311 | RB2/PWM2 | | | MOVFF | 312 | RB3/PWM3 | | | MOVLB | 312 | RB4/KBI0/PWM5 | -, - | | MOVLW | 313 | | | | MOVWF | 313 | RB4/PWM5 | | | MPLAB ASM30 Assembler, Linker, Librarian | 332 | RB5/KBI1/PWM4/PGM | , | | MPLAB ICD 2 In-Circuit Debugger | 333 | RB6/KBI2/PGC | | | MPLAB ICE 2000 High Performance Universal | | RB7/KBI3/PGD | | | In-Circuit Emulator | 333 | RC0/T1OSO/T1CKI | | | MPLAB ICE 4000 High Performance Universal I | | RC1/T1OSI/CCP2/FLTA | | | n-Circuit Emulator | 333 | RC2/CCP1/FLTB | | | MPLAB Integrated Development | | RC3/T0CKI/T5CKI/INT0 | , | | Environment Software | 331 | RC4/INT1/SDI/SDA | | | MPLINK Object Linker/MPLIB Object Librarian | | RC5/INT2/SCK/SCL | 14, 17 | | MULLW | | RC6/TX/CK/SS | 14, 17 | | MULWF | | RC7/RX/DT/SDO | 14, 17 | | IVIOLVVI" | 314 | RD0/T0CKI/T5CKI | 18 | | N | | RD1/SDO | 18 | | NEGF | 24 <i>E</i> | RD2/SDI/SDA | 18 | | | | RD3/SCK/SCL | | | NOP | 315 | RD4/FLTA | | | | | | | | RD5/PWM418 | Program Counter | | |-------------------------------------------------|----------------------------------------------|-------| | RD6/PWM618 | PCL Register | 60 | | RD7/PWM718 | PCLATH Register | | | RE0/AN619 | PCLATU Register | | | RE1/AN719 | Program Memory | | | RE2/AN819 | Interrupt Vector | 57 | | VDD14, 19 | Map and Stack | | | Vss14, 19 | PIC18F2331/4331 | 57 | | Pinout I/O Descriptions | PIC18F2431/4431 | | | PIC18F2331/243112 | Reset Vector | | | PIC18F4331/4431 | Program Memory Code Protection | | | PIR Registers96 | Program Verification | | | PLL Lock Time-out | Program Verification and Code Protection | 00 | | Pointer, FSRn71 | Associated Registers | 283 | | POP316 | Programming, Device Instructions | | | POR. See Power-on Reset. | Pulse Width Modulation. See PWM (CCP Module) | 0. | | PORTA | and PWM (ECCP Module). | | | Associated Registers111 | PUSH | 316 | | LATA Register | PUSH and POP Instructions | | | PORTA Register | PWM (CCP Module) | | | TRISA Register | Associated Registers | | | PORTB | CCPR1H:CCPR1L Registers | | | Associated Registers117 | | | | · · | Duty Cycle | | | LATB Register | Example Frequencies/Resolutions | | | PORTB Register | Period | | | RB7:RB4 Interrupt-on-Change Flag (RBIF Bit) 112 | Set-up for PWM Operation | | | TRISB Register | TMR2 to PR2 Match143 | , 156 | | PORTC Applications 400 | Q | | | Associated Registers | Q Clock | 157 | | LATC Register | | | | PORTC Register | QEI Sampling Modes | . 1/2 | | TRISC Register | R | | | PORTD | R/W bit212, 218 | 210 | | Associated Registers | RAM. See Data Memory. | , 219 | | LATD Register | RC Oscillator | 22 | | PORTD Register | RCIO Oscillator Mode | | | TRISD Register | RCALL | - | | PORTE | RCON Register | . 317 | | Associated Registers | Bit Status During Initialization | 47 | | LATE Register | Bits and Positions | | | PORTE Register | | 41 | | TRISE Register129 | RCSTA Register SPEN Bit | 224 | | Postscaler, WDT | Receive Overflow Indicator Bit (SSPOV) | | | Assignment (PSA Bit) | | | | Rate Select (T0PS2:T0PS0 Bits)135 | Register File | 63 | | Power-Managed Modes31 | Registers | 004 | | Entering32 | BAUDCTL (Baud Rate Control) | | | Idle Modes33 | CCPxCON (Capture/Compare/PWM Control) | | | Run Modes38 | CONFIG1H (Configuration 1 High) | | | Selecting31 | CONFIG2H (Configuration 2 High)270 | | | Sleep Mode33 | CONFIG2L (Configuration 2 Low) | | | Summary (table)31 | CONFIG3H (Configuration 3 High) | | | Wake from40 | CONFIG4L (Configuration 4 Low) | | | Power-on Reset (POR)46, 267 | CONFIG5H (Configuration 5 High) | | | Oscillator Start-up Timer (OST)46, 267 | CONFIG6H (Configuration 6 High) | | | Power-up Timer (PWRT)46, 267 | CONFIG6L (Configuration 6 Low) | | | Time-out Sequence46 | CONFIG7H (Configuration 7 High) | | | Power-up Delays29 | CONFIG7L (Configuration 7 Low) | | | Power-up Timer (PWRT) | Device ID Register 1 | . 277 | | Prescaler, Capture153 | Device ID Register 2 | | | Prescaler, Timer0 | EECON1 (Data EEPROM Control 1)7 | 7, 86 | | Assignment (PSA Bit)135 | INTCON (Interrupt Control) | 93 | | Rate Select (T0PS2:T0PS0 Bits) | INTCON2 (Interrupt Control 2) | 94 | | Prescaler, Timer2 | INTCON3 (Interrupt Control 3) | 95 | | PRO MATE II Universal Device Programmer | IPR1 (Peripheral Interrupt Priority 1) | | | <b>y</b> . | IPR2 (Peripheral Interrupt Priority 2) | . 103 | | LVDCON (LVD Control) | . 263 | SSPM<3:0> Bits | . 213 | |--------------------------------------------------|-------|--------------------------------------------|-------| | OSCCON (Oscillator Control) | 28 | SSPOV Bit | . 213 | | OSCTUNE (Oscillator Tuning) | 25 | Stack Full/Underflow Resets | 59 | | PIE1 (Peripheral Interrupt Enable 1) | 99 | SUBFWB | . 322 | | PIE2 (Peripheral Interrupt Enable 2) | | SUBLW | . 323 | | PIR1 (Peripheral Interrupt Request (Flag) 1) | | SUBWF | . 323 | | PIR2 (Peripheral Interrupt Request (Flag) 2) | | SUBWFB | | | RCON (Reset Control)74 | | SWAPF | | | RCSTA (Receive Status and Control) | | Synchronous Serial Port Enable Bit (SSPEN) | | | SSPCON (Sync Serial Port Control) Register | | Synchronous Serial Port Mode Select Bits | 210 | | , , , , , , , , , , , , , , , , , , , | | (SSPM<3:0>) | 211 | | SSPSTAT (Sync Serial Port Status) Register | | | . 21. | | Status | | Synchronous Serial Port. See SSP. | | | STKPTR (Stack Pointer) | | T | | | Summary | | TARLAT Register | 70 | | T0CON (Timer0 Control) | | TABLAT Register | | | T1CON (Timer 1 Control) | | Table Pointer Operations (table) | | | T2CON (Timer 2 Control) | | Table Reads/Table Writes | | | TRISE | | TBLPTR Register | | | TXSTA (Transmit Status and Control) | | TBLRD | | | WDTCON (Watchdog Timer Control) | . 278 | TBLWT | | | Reset45 | , 317 | Time-out in Various Situations (table) | | | Resets | . 267 | Timer0 | . 13 | | RETFIE | .318 | 16-bit Mode Timer Reads and Writes | . 13 | | RETLW | .318 | Associated Registers | . 13 | | RETURN | .319 | Clock Source Edge Select (T0SE Bit) | . 13 | | Return Address Stack | | Clock Source Select (T0CS Bit) | | | Return Stack Pointer (STKPTR) | | Interrupt | | | Revision History | | Operation | | | RLCF | | Prescaler. See Prescaler, Timer0. | | | RLNCF | | Switching Prescaler Assignment | 134 | | RRCF | | Timer1 | | | | | 16-bit Read/Write Mode | | | RRNCF | . 321 | Associated Registers | | | S | | Interrupt | | | | 040 | · | | | S (Start) bit | | Operation | | | SCK | | Oscillator137 | | | SCL | | Oscillator Layout Considerations | | | SDI | | Overflow Interrupt | . 13 | | SDO | | Resetting, Using a Special Event Trigger | | | Serial Clock (SCK) Pin | | Output (CCP) | | | Serial Data In (SDI) Pin | | Special Event Trigger (CCP) | | | Serial Data Out (SDO) Pin | .211 | TMR1H Register | . 137 | | SETF <u></u> | | TMR1L Register | . 137 | | Slave Select (SS) Pin | .211 | Use as a Real-Time Clock | . 140 | | Sleep | . 322 | Timer2 | . 143 | | OSC1 and OSC2 Pin States | 29 | Associated Registers | . 144 | | SMP bit | .212 | Operation | . 143 | | Software Simulator (MPLAB SIM) | . 332 | Postscaler. See Postscaler, Timer2. | | | Software Simulator (MPLAB SIM30) | . 332 | PR2 Register143 | , 156 | | Special Event Trigger. See Compare (CCP Module). | | Prescaler. See Prescaler, Timer2. | | | Special Features of the CPU | . 267 | SSP Clock Shift143 | . 144 | | Special Function Registers | | TMR2 Register | | | Map | | TMR2 to PR2 Match Interrupt143, 144. | | | SPI Mode | | Timer5 | | | Associated Registers | | Block Diagram | 146 | | Serial Clock | | Timing Diagrams | | | Serial Data In | | Asynchronous Reception | 22 | | | | | | | Serial Data Out | | Asynchronous Transmission | | | Slave Select | | Asynchronous Transmission (Back to Back) | . 23 | | SS | .∠11 | Auto-Wake-up Bit (WUE) During | | | SSP | | Normal Operation | | | Overview | | Auto-Wake-up Bit (WUE) During Sleep | | | TMR2 Output for Clock Shift143 | | Brown-out Reset (BOR) | | | SSP I <sup>2</sup> C Operation | | Capture/Compare/PWM (CCP) | | | Slave Mode | . 217 | CLKO and I/O | . 357 | | SSPEN Bit | .213 | Clock, Instruction Cycle | 6′ | | | | 20 5 5 5 5 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | | |-------------------------------------------------|-----|-----------------------------------------------------|-------| | Example SPI Master Mode (CKE = 0) | | I <sup>2</sup> C Bus Data Requirements (Slave Mode) | 366 | | Example SPI Master Mode (CKE = 1) | | Master SSP I <sup>2</sup> C Bus Data Requirements | 368 | | Example SPI Slave Mode (CKE = 0) | | Master SSP I <sup>2</sup> C Bus Start/Stop Bits | | | Example SPI Slave Mode (CKE = 1) | 364 | Requirements | 36 | | External Clock (All Modes except PLL) | | PLL Clock | | | Fail-Safe Clock Monitor | | RESET, Watchdog Timer, Oscillator Start-up | | | I <sup>2</sup> C Bus Data | | Timer, Power-up Timer and Brown-out | | | I <sup>2</sup> C Bus Start/Stop Bits | | | 250 | | | | Reset Requirements | | | I <sup>2</sup> C Reception (7-bit Address) | | Timer0 and Timer1 External Clock Requirements | | | I <sup>2</sup> C Transmission (7-bit Address) | | USART Synchronous Receive Requirements | 369 | | Low-Voltage Detect | 264 | USART Synchronous Transmission | | | Low-Voltage Detect Characteristics | 352 | Requirements | 369 | | Master SSP I <sup>2</sup> C Bus Data | 367 | Top-of-Stack Access | | | Master SSP I <sup>2</sup> C Bus Start/Stop Bits | | TSTFSZ | | | PWM Output | | Two-Speed Start-up26 | | | Reset, Watchdog Timer (WDT), Oscillator Start-u | | Two-Word Instructions | 1,21 | | | | | | | Timer (OST), Power-up Timer (PWRT) | | Example Cases | 6 | | Send Break Character Sequence | 236 | TXSTA Register | | | Slow Rise Time (MCLR Tied to VDD, | | BRGH Bit | 22 | | VDD Rise > TPWRT) | 55 | 11 | | | SPI Mode (Master Mode) | 215 | U | | | SPI Mode (Slave Mode with CKE = 0) | 215 | UA | 212 | | SPI Mode (Slave Mode with CKE = 1) | | Update Address bit, UA | 212 | | Synchronous Reception (Master Mode, SREN) . | | USART | | | | | Asynchronous Mode | 230 | | Synchronous Transmission | | · · · · · · · · · · · · · · · · · · · | | | Synchronous Transmission (Through TXEN) | 238 | 12-bit Break Transmit and Receive | | | Time-out Sequence on POR w/PLL Enabled | | Associated Registers, Receive | | | (MCLR Tied to VDD) | 55 | Associated Registers, Transmit | | | Time-out Sequence on Power-up (MCLR Not | | Auto-Wake-up on Sync Break | 23 | | Tied to VDD): Case 1 | 54 | Receiver | 233 | | Time-out Sequence on Power-up (MCLR Not | | Setting up 9-bit Mode with Address Detect | 233 | | Tied to VDD): Case 2 | 54 | Transmitter | | | Time-out Sequence on Power-up (MCLR | 54 | Baud Rate Generator (BRG) | | | | - 4 | | | | Tied to VDD, VDD Rise < TPWRT) | | Associated Registers | | | Timer0 and Timer1 External Clock | | Auto-Baud Rate Detect | | | Transition for Entry to SEC_IDLE Mode | 36 | Baud Rate Error, Calculating | | | Transition for Entry to SEC_RUN Mode | 38 | Baud Rates, Asynchronous Modes | 226 | | Transition for Entry to Sleep Mode | | High Baud Rate Select (BRGH Bit) | 22 | | Transition for Two-Speed Start-up | | Power-Managed Mode Operation | | | (INTOSC to HSPLL) | 280 | Sampling | | | Transition for Wake from RC_RUN Mode | 200 | Serial Port Enable (SPEN Bit) | | | —————————————————————————————————————— | 0.7 | | | | (RC_RUN to NFP) | 37 | Synchronous Master Mode | | | Transition for Wake from SEC_RUN Mode | | Associated Registers, Reception | | | (Secondary Clock to HSPLL) | | Associated Registers, Transmit | | | Transition for Wake from Sleep (HSPLL) | 34 | Reception | | | Transition Timing For Wake From PRI_IDLE Mod | | Transmission | 23 | | Transition Timing to PRI_IDLE Mode | | Synchronous Slave Mode | | | Transition to RC_IDLE Mode | | Associated Registers, Receive | | | | | Associated Registers, Transmit | | | Transition to RC_RUN Mode | | | | | USART Synchronous Receive (Master/Slave) | 369 | Reception | | | USART SynchronousTransmission | | Transmission | 24 | | (Master/Slave) | 369 | W | | | Timing Diagrams and Specifications | 355 | | | | Capture/Compare/PWM Requirements | 360 | Watchdog Timer (WDT)26 | 7,278 | | CLKO and I/O Requirements | | Associated Registers | 279 | | DC Characteristics - Internal RC Accuracy | | Control Register | 278 | | | 550 | During Oscillator Failure | | | Example SPI Mode Requirements | 004 | Programming Considerations | | | (Master Mode, CKE = 0) | 361 | | | | Example SPI Mode Requirements | | WCOL bit | | | (Master Mode, CKE = 1) | 362 | Write Collision Detect bit (WCOL) | | | Example SPI Mode Requirements | | WWW, On-Line Support | f | | (Slave Mode, CKE = 0) | 363 | V | | | Example SPI Slave Mode Requirements | 500 | X | | | (CKE = 1) | 364 | XORLW | 328 | | · · · · · · · · · · · · · · · · · · · | | XORWF | | | External Clock Requirements | პეე | | | **NOTES:** #### **ON-LINE SUPPORT** Microchip provides on-line support on the Microchip World Wide Web site. The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape<sup>®</sup> or Microsoft<sup>®</sup> Internet Explorer. Files are also available for FTP download from our FTP site. ### **Connecting to the Microchip Internet Web Site** The Microchip web site is available at the following URL: #### www.microchip.com The file transfer site is available by using an FTP service to connect to: #### ftp://ftp.microchip.com The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is: - Latest Microchip Press Releases - Technical Support Section with Frequently Asked Questions - Design Tips - Device Errata - Job Postings - Microchip Consultant Program Member Listing - Links to other useful web sites related to Microchip Products - Conferences for products, Development Systems, technical information and more - · Listing of seminars and events ### SYSTEMS INFORMATION AND UPGRADE HOT LINE The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive the most current upgrade kits. The Hot Line Numbers are: 1-800-755-2345 for U.S. and most of Canada, and 1-480-792-7302 for the rest of the world. 042003 #### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | To: | Technical Publications Manager | Total Pages Sent | | | | |------|--------------------------------------------------|-----------------------------------------------|--|--|--| | RE: | Reader Response | | | | | | Fron | n: Name | | | | | | | Company | | | | | | | Address | | | | | | | City / State / ZIP / Country | | | | | | | Telephone: () | FAX: () | | | | | Appl | lication (optional): | | | | | | Wou | ıld you like a reply?YN | | | | | | Devi | ice: PIC18F2331/2431/4331/4431 Literature | Number: DS39616B | | | | | Que | stions: | | | | | | 1. \ | What are the best features of this document? | | | | | | _ | | | | | | | _ | | | | | | | 2. I | How does this document meet your hardware a | and software development needs? | | | | | - | | | | | | | | | | | | | | 3. I | Do you find the organization of this document e | easy to follow? If not, why? | | | | | - | | | | | | | 4. \ | What additions to the document do you think w | ould enhance the structure and subject? | | | | | | ŕ | ŕ | | | | | _ | | | | | | | 5. \ | What deletions from the document could be ma | ade without affecting the overall usefulness? | | | | | _ | | | | | | | - | | | | | | | 6. I | Is there any incorrect or misleading information | (what and where)? | | | | | - | | | | | | | 7 I | How would you improve this document? | | | | | | | | | | | | | - | | | | | | | _ | | | | | | #### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | X /XX XXX | Examples: | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device | Temperature Package Pattern<br>Range | <ul> <li>a) PIC18LF4431-I/P 301 = Industrial temp.,</li> <li>PDIP package, Extended VDD limits,</li> <li>QTP pattern #301.</li> </ul> | | Device | PIC18F2331/2431/4331/4431 <sup>(1)</sup> , PIC18F2331/2431/4331/4431T <sup>(1,2)</sup> ; VDD range 4.2V to 5.5V PIC18LF2331/2431/4331/4431 <sup>(1)</sup> , | <ul> <li>b) PIC18LF2331-I/SO = Industrial temp.,<br/>SOIC package, Extended VDD limits.</li> <li>c) PIC18F4331-I/P = Industrial temp., PDIP package, normal VDD limits.</li> </ul> | | Temperature | PIC18LF2331/2431/4331/44310T <sup>(1,2)</sup> ;<br>VDD range 2.0V to 5.5V I = -40°C to +85°C (Industrial) | | | Range | , , , | Note 1: F = Standard Voltage range LF = Wide Voltage Range | | Package | PT = TQFP (Thin Quad Flatpack) SO = SOIC SP = Skinny Plastic DIP P = PDIP ML = QFN | 2: T = in tape and reel - SOIC and TQFP packages only. | | Pattern | QTP, SQTP, Code or Special Requirements (blank otherwise) | | #### **Sales and Support** #### **Data Sheets** Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - 1. Your local Microchip sales office - 2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277 - 3. The Microchip Worldwide Site (www.microchip.com) Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. #### **New Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products. © 2003 Microchip Technology Inc. Preliminary DS39616B-page 393 ### WORLDWIDE SALES AND SERVICE #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com Atlanta 3780 Mansell Road, Suite 130 Alpharetta, GA 30022 Tel: 770-640-0034 Fax: 770-640-0307 Boston 2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821 Chicago 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** 4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924 Detroit Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 Kokomo 2767 S. Albright Road Kokomo, IN 46902 Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Fax: 949-263-1338 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Phoenix 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-4338 San Jose 1300 Terra Bella Avenue Mountain View, CA 94043 Tel: 650-215-1444 Toronto 6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC Australia Library Al Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 **China - Beijing** Unit 706B Wan Tai Bei Hai Bldg. No. 6 Chaoyangmen Bei Str. Beijing, 100027, China Tel: 86-10-85282100 Fax: 86-10-85282104 China - Chengdu Rm. 2401-2402, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-86766200 Fax: 86-28-86766599 China - Fuzhou Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 China - Hong Kong SAR Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 **China - Shanghai** Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 China - Shenzhen Rm. 1812, 18/F, Building A, United Plaza No. 5022 Binhe Road, Futian District Shenzhen 518033, China Shenzhen 518033, China Tel: 86-755-82901380 Fax: 86-755-8295-1393 **China - Shunde** Room 401, Hongjian Building No. 2 Fengxiangnan Road, Ronggui Town Shunde City, Guangdong 528303, China Tel: 86-765-8395507 Fax: 86-765-8395571 China - Qingdao Rm. B505A, Fullhope Plaza, No. 12 Hong Kong Central Rd. Qingdao 266071, China Tel: 86-532-5027355 Fax: 86-532-5027205 India Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062 Japan Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 **Singapore** 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan Kaohsiung Branch 30F - 1 No. 8 Min Chuan 2nd Road Kaohsiung 806, Taiwan Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan Taiwan Branch 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 #### **EUROPE** Austria Durisolstrasse 2 A-4600 Wels Austria Tel: 43-7242-2244-399 Fax: 43-7242-2244-399 Denmark Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45-4420-9895 Fax: 45-4420-9910 France Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Germany Steinheilstrasse 10 D-85737 Ismaning, Germany Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Fax: 33-1-69-30-90-79 Italy Via Quasimodo, 12 20025 Legnano (MI) Milan, Italy Tel: 39-0331-742611 Fax: 39-0331-466781 Fax: 39-0331-466781 Netherlands P. A. De Biesbosch 14 NL-5152 SC Drunen, Netherlands Tel: 31-416-690399 Fax: 31-416-690340 United Kingdom 505 Eskdale Road Winnersh Triangle Fax: 44-118-921-5820 Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44-118-921-5869 11/24/03